# 3.3 V Zero Delay Buffer #### **Features** - Zero input output propagation delay, adjustable by capacitive load on FBK input - Multiple configurations (see Available CY23S08 Configurations on page 4) - Multiple low-skew outputs - □ 45 ps typical output-output skew (-1) - □ Two banks of four outputs that can be tristated by two select inputs - 10 MHz to 140 MHz operating range - 65 ps typical cycle-to-cycle jitter (-1, -1H) - Advanced 0.65 µm complementary metal oxide semiconductor (CMOS) technology - Space-saving 16-pin small outline integrated circuit (SOIC) package - 3.3 V operation - Spread Aware ## **Functional Description** The CY23S08 is a 3.3 V zero delay buffer designed to distribute high-speed clocks in PC, workstation, datacom, telecom, and other high-performance applications. The part has an on-chip PLL which locks to an input clock presented on the REF pin. The PLL feedback must be driven into the FBK pin, and obtained from one of the outputs. The input-to-output propagation delay is less than 350 ps and output-to-output skew is less than 250 ps. The CY23S08 has two banks of four outputs each, which can be controlled by the Select inputs as shown in Select Input Decoding on page 4. If all output clocks are not required, Bank B can be tristated. The select inputs also enable the input clock to be directly applied to the output for chip and system testing purposes. The CY23S08 PLL enters a power-down state when there are no rising edges on the REF input. In this mode, all outputs are tristated and the PLL is turned off, resulting in less than 50 $\mu$ A of current draw. The PLL shuts down in two additional cases as shown in Select Input Decoding on page 4. Multiple CY23S08 devices accept the same input clock and distribute it in a system. In this case, the skew between the outputs of two devices is less than 700 ps. The CY23S08 is available in five different configurations, as shown in Available CY23S08 Configurations on page 4. The CY23S08-1 is the base part, where the output frequencies equal the reference if there is no counter in the feedback path. The CY23S08-1H is the high-drive version of the -1, and rise and fall times on this device are much faster. The CY23S08-2 enables you to obtain 2X and 1X frequencies on each output bank. The exact configuration and output frequencies depends on which output drives the feedback pin. The CY23S08-2H is the high drive version of the -2, and rise and fall times on this device are much faster. The CY23S08-4 enables you to obtain 2X clocks on all outputs. Therefore, the part is versatile, and can be used in a variety of applications. For a complete list of related documentation, click here. # **Logic Block Diagram** ## **Contents** | Pinouts | 3 | |----------------------------------|---| | Pin Definitions | 3 | | Functional Overview | | | Select Input Decoding | 4 | | Available CY23S08 Configurations | 4 | | Spread Aware | | | Maximum Ratings | 5 | | Operating Conditions | | | Electrical Characteristics | | | Thermal Resistance | 5 | | Switching Characteristics | 6 | | Switching Waveforms | | | Test Circuits | | | Ordering information | 10 | |-----------------------------------------|----| | Ordering Code Definitions | 10 | | Package Drawings and Dimensions | 11 | | Acronyms | 12 | | Document Conventions | 12 | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | 15 | | Products | 15 | | PSoC®Solutions | 15 | | Cypress Developer Community | 15 | | Technical Support | 15 | ## **Pinouts** Figure 1. 16-pin SOIC pinout (Top View) ## **Pin Definitions** | Pin | Signal | Description | |-----|----------------------|-----------------------------------------------| | 1 | REF [1] | Input reference frequency, 5 V tolerant input | | 2 | CLKA1 <sup>[2]</sup> | Clock output, Bank A | | 3 | CLKA2 <sup>[2]</sup> | Clock output, Bank A | | 4 | $V_{DD}$ | 3.3 V supply | | 5 | GND | Ground | | 6 | CLKB1 [2] | Clock output, Bank B | | 7 | CLKB2 <sup>[2]</sup> | Clock output, Bank B | | 8 | S2 <sup>[3]</sup> | Select input, bit 2 | | 9 | S1 <sup>[3]</sup> | Select input, bit 1 | | 10 | CLKB3 <sup>[2]</sup> | Clock output, Bank B | | 11 | CLKB4 <sup>[2]</sup> | Clock output, Bank B | | 12 | GND | Ground | | 13 | $V_{DD}$ | 3.3 V supply | | 14 | CLKA3 <sup>[2]</sup> | Clock output, Bank A | | 15 | CLKA4 <sup>[2]</sup> | Clock output, Bank A | | 16 | FBK | PLL feedback input | #### Notes - Weak pull-down. Weak pull-down on all outputs. - 3. Weak pull-ups on these inputs. ## **Functional Overview** #### **Select Input Decoding** | S2 | S1 | CLOCK A1-A4 | CLOCK B1-B4 | Output Source | PLL Shutdown | |----|----|-------------|-------------|---------------|--------------| | 0 | 0 | Tristate | Tristate | PLL | Υ | | 0 | 1 | Driven | Tristate | PLL | N | | 1 | 0 | Driven | Driven | Reference | Y | | 1 | 1 | Driven | Driven | PLL | N | ## **Available CY23S08 Configurations** | Device | Feedback From | Bank A Frequency | Bank B Frequency | |------------|------------------|------------------|------------------| | CY23S08-1 | Bank A or Bank B | Reference | Reference | | CY23S08-1H | Bank A or Bank B | Reference | Reference | | CY23S08-2 | Bank A | Reference | Reference/2 | | CY23S08-2H | Bank A | Reference | Reference/2 | | CY23S08-2 | Bank B | 2 X Reference | Reference | | CY23S08-2H | Bank B | 2 X Reference | Reference | | CY23S08-4 | Bank A or Bank B | 2 X Reference | 2 X Reference | #### **Spread Aware** Many systems designed now use the Spread Spectrum frequency timing generation (SSFTG) technology. Cypress is one of the pioneers of SSFTG development, and designed this product so as not to filter off the Spread Spectrum feature of the Reference input, assuming it exists. When a zero delay buffer does not pass through the SS feature, the result is a significant amount of tracking skew which may cause problems in systems requiring synchronization. For more details on Spread Spectrum timing technology, see Cypress's application note *EMI Suppression Techniques with Spread Spectrum Frequency Timing Generator (SSFTG) ICs.* #### Note Document Number: 38-07265 Rev. \*R <sup>4.</sup> Output phase is indeterminant (0° or 180° from input clock). If phase integrity is required, use the CY23S08-2. ## **Maximum Ratings** Supply voltage to ground potential .....-0.5 V to +7.0 V DC input voltage (except Ref) .....-0.5 V to V<sub>DD</sub> + 0.5 V DC input voltage REF .....-0.5 to 7 V | Storage temperature65 °C to +150 | °C | |--------------------------------------------------------------|----| | Max soldering temperature (10 sec.) | °C | | Junction temperature | °C | | Static discharge voltage (per MIL-STD-883, Method 3015)>2000 | V | ## **Operating Conditions** | Parameter [5] | Description | Min | Max | Unit | |-----------------|-------------------------------------------|-----|-----|------| | $V_{DD}$ | Supply voltage | 3.0 | 3.6 | V | | T <sub>A</sub> | Ambient operating temperature, Commercial | 0 | 70 | °C | | | Ambient operating temperature, Industrial | -40 | 85 | °C | | C <sub>L</sub> | Load capacitance, below 100 MHz | _ | 30 | pF | | | Load capacitance, from 100 MHz to 140 MHz | _ | 15 | pF | | C <sub>IN</sub> | Input capacitance [6] | _ | 7 | pF | #### **Electrical Characteristics** For CY23S08SXC-xx Commercial Temperature Devices | Parameter | Description | Test Conditions | Min | Max | Unit | |---------------------------|------------------------------------|-----------------------------------------------------------------------------|-----|--------------------|------| | V <sub>IL</sub> | Input Low voltage | | - | 0.8 | V | | V <sub>IH</sub> | Input High voltage | | 2.0 | _ | V | | I <sub>IL</sub> | Input Low current | V <sub>IN</sub> = 0 V | _ | 50.0 | μΑ | | I <sub>IH</sub> | Input High current | $V_{IN} = V_{DD}$ | _ | 100.0 | μΑ | | V <sub>OL</sub> | Output Low voltage <sup>[7]</sup> | I <sub>OL</sub> = 8 mA (-1, -2, -4)<br>I <sub>OL</sub> = 12 mA (-1H, -2H) | _ | 0.4 | V | | V <sub>OH</sub> | Output High voltage <sup>[7]</sup> | I <sub>OH</sub> = -8 mA (-1, -2, -4)<br>I <sub>OH</sub> = -12 mA (-1H, -2H) | 2.4 | _ | V | | I <sub>DD</sub> (PD mode) | Power-down supply current | REF = 0 MHz | _ | 12.0 | μΑ | | I <sub>DD</sub> | Supply current | Unloaded outputs, 100-MHz REF; | _ | 45.0 | mA | | | | Select inputs at V <sub>DD</sub> or GND | _ | 70.0<br>(-1H, -2H) | mA | | | | Unloaded outputs, 66 MHz REF (-1, -2, -4) | _ | 32.0 | mA | | | | Unloaded outputs, 33 MHz REF (-1, -2, -4) | _ | 18.0 | mA | ## **Thermal Resistance** | Parameter [8] | Description | Test Conditions | 16-pin SOIC | Unit | |---------------|---------------------------------------|-------------------------------------------------------------------------------------------------|-------------|------| | - 3/1 | (junction to ambient) | Test conditions follow standard test methods and procedures for measuring thermal impedance, in | | °C/W | | - 30 | Thermal resistance (junction to case) | accordance with EIA/JESD51. | 37 | °C/W | - Multiple Supplies: The voltage on any input or IO pin cannot exceed the power pin during power up. Power supply sequencing is NOT required. Applies to both Ref Clock and FBK. Parameter is guaranteed by design and characterization. Not 100% tested in production. - 8. These parameters are guaranteed by design and are not tested. # **Switching Characteristics** For CY23S08SXC-xx Commercial Temperature Devices | Parameter [9] | Description | Test Conditions | Min | Тур | Max | Unit | |----------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|------|------|-------|------| | t1 | Output frequency | 30 pF load, -1, -1H, -2 devices | 10 | - | 100 | MHz | | t1 | Output frequency | 30 pF load, -4 devices | 15 | _ | 100 | MHz | | t1 | Output frequency | 20 pF load, –1H device | 10 | _ | 133.3 | MHz | | t1 | Output frequency | 15 pF load, -1, -2 devices | 10 | - | 140.0 | MHz | | t1 | Output frequency | 15 pF load, -4 devices | 15 | _ | 140.0 | MHz | | | Duty cycle <sup>[10]</sup> = $t_2 \div t_1$<br>(-1, -2, -4, -1H, -2H) | Measured at V <sub>DD</sub> /2,<br>F <sub>OUT</sub> = 66.66 MHz, 30-pF load | 40.0 | 50.0 | 60.0 | % | | | Duty Cycle <sup>[10]</sup> = t <sub>2</sub> ÷ t <sub>1</sub><br>(-1, -2, -4, -1H, -2H) | Measured at V <sub>DD</sub> /2,<br>F <sub>OUT</sub> < 66.66 MHz, 15 pF load | 45.0 | 50.0 | 55.0 | % | | t3 | Rise Time <sup>[10]</sup> (-1, -2, -4) | Measured between 0.8 V and 2.0 V, 30 pF load | _ | _ | 2.20 | ns | | t3 | Rise Time <sup>[10]</sup> (-1, -2, -4) | Measured between 0.8 V and 2.0 V, 15 pF load | - | _ | 1.50 | ns | | t3 | Rise Time <sup>[10]</sup> (-1H, -2H) | Measured between 0.8 V and 2.0 V, 30 pF load | - | _ | 1.50 | ns | | t <sub>4</sub> | Fall Time <sup>[10]</sup> (-1, -2, -4) | Measured between 0.8 V and 2.0 V, 30 pF load | - | - | 2.20 | ns | | t <sub>4</sub> | Fall Time <sup>[10]</sup> (-1, -2, -4) | Measured between 0.8 V and 2.0 V, 15 pF load | - | _ | 1.50 | ns | | t <sub>4</sub> | Fall Time <sup>[10]</sup> (-1H, 2H) | Measured between 0.8 V and 2.0 V, 30 pF load | _ | _ | 1.25 | ns | | t <sub>5</sub> | Output-to-output skew on same Bank (-1) [10] | All outputs equally loaded | _ | 45 | 200 | ps | | | Output-to-output skew on same Bank (-1H, -2, -2H) [10] | All outputs equally loaded | _ | 105 | 150 | ps | | | Output-to-output skew on same Bank (-4) [10] | All outputs equally loaded | _ | 70 | 100 | ps | | | Output-to-output skew (-1H, -2H) | All outputs equally loaded | _ | _ | 200 | ps | | | Output Bank A to output Bank B Skew (-1, -2) | All outputs equally loaded | _ | - | 300 | ps | | | Output Bank A to output Bank B<br>Skew (-4) | All outputs equally loaded | _ | _ | 215 | ps | | | Output Bank A to output Bank B<br>Skew (-1H) | All outputs equally loaded | - | _ | 250 | ps | Notes 9. All parameters are specified with loaded outputs. 10. Parameter is guaranteed by design and characterization. Not 100% tested in production. # **Switching Characteristics** (continued) For CY23S08SXC-xx Commercial Temperature Devices | Parameter [9] | Description | Test Conditions | Min | Тур | Max | Unit | |-------------------|------------------------------------------------|-----------------------------------------------------------------------------|------|-----|------|------| | t <sub>6</sub> | Delay, REF rising edge to FBK rising edge [11] | Measured at V <sub>DD</sub> /2 | -250 | _ | +275 | ps | | t <sub>7</sub> | Device-to-device skew <sup>[11]</sup> | Measured at V <sub>DD</sub> /2 on the FBK pins of devices | _ | _ | 700 | ps | | t <sub>8</sub> | Output slew rate [11] | Measured between 0.8 V and 2.0 V on -1H, -2H device using Test Circuit #2 | 1 | _ | - | V/ns | | tu | Cycle-to-cycle jitter [11] (-1, -1H) | Measured at 66.67 MHz, loaded outputs, 15, 30 pF loads; 133 MHz, 15 pF load | _ | 65 | 125 | ps | | | Cycle-to-cycle jitter [11] (-2) | Measured at 66.67 MHz, loaded outputs, 15 pF load | _ | 85 | 300 | ps | | | Cycle-to-cycle jitter [11] (-2) | Measured at 66.67 MHz, loaded outputs, 30 pF load | _ | _ | 400 | ps | | t <sub>J</sub> | Cycle-to-cycle jitter [11] (-4) | Measured at 66.67 MHz, loaded outputs, 15, 30 pF loads | _ | _ | 200 | ps | | t <sub>LOCK</sub> | PLL lock time <sup>[11]</sup> | Stable power supply, valid clocks presented on REF and FBK pins | _ | _ | 1.0 | ms | Document Number: 38-07265 Rev. \*R Note 11. Parameter is guaranteed by design and characterization. Not 100% tested in production. ## **Switching Waveforms** Figure 2. Duty Cycle Timing Figure 3. All Outputs Rise and Fall Time Figure 4. Output-Output Skew Figure 5. Input-Output Propagation Delay Figure 6. Device-Device Skew ## **Test Circuits** Figure 7. Test Circuit 1 Test Circuit for all parameters except t<sub>8</sub> Figure 8. Test Circuit 2 Test Circuit for $t_8$ , Output slew rate on -1H device ## **Ordering Information** | Ordering Code | Package Type | Operating Range | |----------------|----------------------------------------|------------------------------| | Pb-free | | | | CY23S08SXI-1H | 16-pin SOIC (150 Mils) | Industrial (–40 °C to 85 °C) | | CY23S08SXI-1HT | 16-pin SOIC (150 Mils) – Tape and Reel | Industrial (–40 °C to 85 °C) | ## **Ordering Code Definitions** # **Package Drawings and Dimensions** Figure 9. 16-pin SOIC (150 Mils) S16.15/SZ16.15 Package Outline, 51-85068 51-85068 \*E # **Acronyms** | Acronym | Description | | | | |---------|--------------------------------------------|--|--|--| | CMOS | Complementary Metal Oxide Semiconductor | | | | | OE | Output Enable | | | | | PLL | Phase-Locked Loop | | | | | RMS | Root Mean Square | | | | | SOIC | Small Outline Integrated Circuit | | | | | SSFTG | Spread Spectrum Frequency Timing Generatio | | | | | TSSOP | Thin Shrunk Small Outline Package | | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | kΩ | kilohm | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μF | microfarad | | | | | μs | microsecond | | | | | mA | milliampere | | | | | ms | millisecond | | | | | mV | millivolt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | pF | picofarad | | | | | ps | picosecond | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Document Document | Title: CY23S<br>Number: 38 | 308, 3.3 V Ze<br>-07265 | ero Delay Buffe | er | |-------------------|----------------------------|-------------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 110530 | SZV | 12/02/01 | Change from Spec number: 38-01107 to 38-07265 | | *A | 122863 | RBI | 12/20/02 | Added power up requirements to operating conditions information. | | *B | 130951 | RGL | 11/26/03 | Corrected the Switching Characteristics parameters to reflect the W152 device and new characterization. | | *C | 204201 | RGL | See ECN | Corrected the Block Diagram | | *D | 231100 | RGL | See ECN | Fixed Typo in table 2. | | *E | 378878 | RGL | See ECN | Removed "Preliminary" Added Industrial Temp and Pb Free Devices Added typical char data | | *F | 391564 | RGL | See ECN | Changed output-to-output skew typical value from 90ps to 45ps<br>Added cycle-to-cycle jitter (-2) typical value of 85ps | | *G | 1442823 | WWZ /<br>AESA | See ECN | Updated ordering info with status update. Added new Pb-free part numbers. | | *H | 2600345 | WWZ /<br>PYRS | 11/03/08 | Updated max frequency number from 133 MHz to 140 MHz on page 1 and page 4 load capacitance description | | * | 2658081 | KVM /<br>PYRS | 02/16/09 | Removed references to SOIC in the pinout drawing and pin description table on page 2. Corrected TSSOP package size (from 150 mil to 4.4 mm) in Ordering Information Table. Added CY23S08ZXC-1HT to the Ordering Information Table. Updated Ordering Information Table to remove obsolete devices. Removed Status column. | | *J | 2761988 | KVM | 09/10/09 | Added industrial temperature range to Operating Conditions table. Added numerical values to Operating Range column of Ordering Information table. Removed references to –3 device. | | *K | 2904767 | CXQ | 04/05/10 | Updated Ordering Information: Updated part numbers. Updated Package Drawings and Dimensions: spec 51-85068 – Changed revision from *B to *C. spec 51-85091 – Changed revision from *A to *B. | | *L | 3011498 | CXQ | 08/19/2010 | Added Ordering Code Definitions under Ordering Information. Updated Package Drawings and Dimensions: spec 51-85091 – Changed revision from *B to *C. Added Acronyms and Units of Measure. Completing Sunset Review. | | *M | 3056348 | CXQ | 10/12/2010 | Updated Ordering Information: Updated part numbers. Updated Package Drawings and Dimensions: Removed spec 51-85091 *C. | | *N | 3211161 | CXQ | 03/30/2011 | Updated Ordering Information:<br>Updated part numbers. | | *0 | 4201668 | CINM | 11/25/2013 | Updated Package Drawings and Dimensions: spec 51-85068 – Changed revision from *C to *E. Updated to new template. | | *P | 4580603 | TAVA | 11/26/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. | # **Document History Page** (continued) | Document Title: CY23S08, 3.3 V Zero Delay Buffer Document Number: 38-07265 | | | | | | | | | |----------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------|--|--|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | | *Q | 5274556 | PSR | 05/17/2016 | Added Thermal Resistance. Updated to new template. | | | | | | *R | 5554784 | TAVA | 12/15/2016 | Updated to new template. Completing Sunset Review. | | | | | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Wireless/RF ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Lighting & Power Control cypress.com/powerpsoc Memory cypress.com/memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb cypress.com/wireless ## **PSoC®Solutions** PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2001-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems of the medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.