# Si5332 Data Sheet # 6/8/12-Output Any-Frequency Clock Generator Based on Silicon Labs proprietary MultiSynth<sup>™</sup> flexible frequency synthesis technology, the Si5332 generates any combination of output frequencies with excellent jitter performance (190 fs rms). The device's highly flexible architecture enables a single device to generate a wide range of integer and non-integer related frequencies on up to 12 differential clock outputs with 0 ppm frequency synthesis error. The device offers multiple banks of outputs that can each be tied to independent voltages, enabling usage in mixed-supply applications. Further, the signal format of each clock output is user-configurable. Given its frequency, format, and supply voltage flexibility, the Si5332 is ideally suited to replace multiple clock ICs and oscillators with a single device. The Si5332 is quickly and easily configured using ClockBuilder Pro<sup>™</sup> software. ClockBuilder Pro assigns a custom part number for each unique configuration. Devices ordered with custom part numbers are factory-programmed free of charge, making it easy to get a custom clock uniquely tailored for each application. Using the Si5332's I2C interface, the device may be user-configured at power-up or internally-configured NVM programmed with new configuration using the ClockBuilder Pro Field Programmer. ## Applications: - · Servers, Storage, Search Acceleration - · Ethernet Switches, Routers - Small Cells, Mobile Backhaul/Fronthaul - · Print Imaging - · Communications - · Broadcast Video - · Test and Measurement - · Industrial, Embedded Computing #### **KEY FEATURES** - Any-Frequency 6/8/12-output programmable clock generators - Offered in three different package sizes, supporting different combinations of output clocks and user configurable hardware input pins - · 32-pin, up to 6 outputs - 40-pin, up to 8 outputs - · 48-pin, up to 12 outputs - MultiSynth technology enables anyfrequency synthesis on any output up to 250 MHz - Highly configurable output path featuring a cross point mux - Up to three independent fractional synthesis output paths - · Up to five independent integer dividers - Embedded 50 MHz crystal option - · Input frequency range: - · External crystal: 16 to 50 MHz - Differential clock: 10 to 250 MHz - · LVCMOS clock: 10 to 170 MHz - Output frequency range: - Differential: 5 to 333.33 MHz - · LVCMOS: 5 to 170 MHz - User-configurable clock output signal format per output: LVDS, LVPECL, HCSL, LVCMOS - Multi-profile configuration support - Temperature range: -40 to +85 °C - · Down and center spread spectrum - RoHS-6 compliant - Si5332 Family Reference Manual # **Table of Contents** | 1. | Features List | | | . 4 | |----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------------------|------------------------------------------------------| | 2. | Ordering Guide | | | . 5 | | 3. | Functional Description | | | . 6 | | | 3.1 Functional Block Diagrams | | | . 7 | | | 3.2 Modes of Operation | | | | | | 3.3 Frequency Configuration | | | . 9 | | | 3.4 Inputs | | | .10<br>.10 | | | 3.5 Outputs 3.5.1 Output Signal Format 3.5.2 Differential Output Terminations 3.5.3 LVCMOS Output Terminations 3.5.4 LVCMOS Output Signal Swing 3.5.5 LVCMOS Output Polarity 3.5.6 Output Enable/Disable 3.5.7 Differential Output Configurable Skew Settings. 3.5.8 Synchronous Output Disable Feature 3.6 Spread Spectrum 3.7 Universal Hardware Input Pins. | | · · · · · · · · · · · · | .11<br>.12<br>.16<br>.16<br>.16<br>.16<br>.16<br>.17 | | | 3.8 Custom Factory Pre-programmed Parts | | | .18 | | | 3.9 I2C Serial Interface | | | | | | 3.10 In-Circuit Programming | • | | .19 | | 4. | Register Map | | | . 20 | | 5. | Electrical Specifications | | | 21 | | 6. | Pin Descriptions | | | 37 | | | 6.1 Pin Descriptions (48-Pin) | | | | | | 6.2 Pin Descriptions (40-Pin) | | | .42 | | | 6.3 Pin Descriptions (32-Pin) | | | .47 | | 7. | Package Outline | | | 51 | | | 7.1 Si5332 6x6 mm 48-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) | | | | | | 7.2 Si5332 6x6 mm 40-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) | | | | | | 7.3 Si5332 5x5 mm 32-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) | | | .54 | | | 7.4 Si5332 6x6 mm 48-LGA Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H/L). | | | | | | 7.5 Si5332 6x6 mm 40-LGA Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H/L). | | | .58 | | | 7.6 | Si5332 | 2 5x5 mm | 32-LGA | Pack | age [ | Diag | ram | ι, Ε | mb | ed | ded | Cr | ysta | al V | ers' | sior | ıs ( | Si5 | 33 | 2E | /F/( | G/F | 1/L) | ) . | | .60 | |----|------|---------|-----------|---------|-------|-------|-------|-----|------|----|----|-----|----|------|------|------|------|------|-----|----|----|------|-----|------|-----|--|-----| | 8. | РС | B Land | l Pattern | | | | | | • | | | | | | | | | | | | | | | | | | .61 | | | 8.1 | Si5332 | A/B/C/D 4 | 48-QFN | Land | Patte | ern | | | - | | | | | | | | | | | | | | | | | .61 | | | 8.2 | Si5332 | A/B/C/D 4 | 40-QFN | Land | Patte | ern | | | | | | | | | | | | | | | | | | | | .63 | | | 8.3 | Si5332 | A/B/C/D | 32-QFN | Land | Patte | ern | | | | | | | | | | | | | | | | | | | | .65 | | | 8.4 | Si5332 | E/F/G/H/L | _ 48-LG | A Lan | d Pat | ttern | ١ | | | | | | | | | | | | | | | | | | | .67 | | | 8.5 | Si5332 | E/F/G/H/L | _ 40-LG | A Lan | d Pat | ttern | ١ | | | | | | | | | | | | | | | | | | | .69 | | | 8.6 | Si5332 | E/F/G/H/L | _ 32-LG | A Lan | d Pat | ttern | ١ | | - | | | - | | | | | - | | | | | | | | | .71 | | 9. | To | p Marki | ing | | | | | | | | | | | | | | | | | | | | | | | | 73 | | 10 | ). R | evision | History. | | | | | | | | | | | | | | | | | | | | | | | | 74 | #### 1. Features List - Any-Frequency 6/8/12-output programmable clock generators - Offered in three different package sizes, supporting different combinations of output clocks and user configurable hardware input pins - 32-pin, up to 6 outputs - 40-pin, up to 8 outputs - 48-pin, up to 12 outputs - MultiSynth<sup>™</sup> technology enables any-frequency synthesis on any output up to 250 MHz - Integer output frequencies up to 333.33 MHz - Embedded 50 MHz crystal option (E/F/G/H/L grades) - Highly configurable output path featuring a cross point mux - · Two independent fractional synthesis output paths - · Up to five independent integer dividers - Ordering options for embedded 50 MHz reference crystal - · Input frequency range: - External crystal: 16 to 50 MHz Differential clock: 10 to 250 MHz LVCMOS clock: 10 to 170 MHz - · Output frequency range: - Differential: 5 to 333.33 MHzLVCMOS: 5 to 170 MHz - User-configurable clock output signal format per output: LVDS, LVPECL, HCSL, LVCMOS - · Low phase jitter: - 175 fs RMS (embedded crystal) - 190 fs RMS (external crystal) - PCIe Gen1/2/3/4, SRIS compliant - 1.8 V, 2.5 V, 3.3 V core VDD - · Adjustable output-output delay - · Multi-profile configuration support: - Store up to 16 input/output configurations in the same custom part number - · Independent glitchless on-the-fly output frequency changes - Very low power consumption - · Independent output supply pins for each bank of outputs: - 1.8 V, 2.5 V, or 3.3 V differential - 1.5 V, 1.8 V, 2.5 V, 3.3 V LVCMOS - · Programmable spread spectrum - Down and center spread from 0.1% to 2.5% in 0.01% steps at 30 to 33 kHz - · Integrated power supply filtering - Serial interface: I<sup>2</sup>C - ClockBuilder Pro software utility simplifies device configuration and assigns custom part numbers - Operating temperature range: -40 to +85 °C - · RoHS-6 compliant #### 2. Ordering Guide # Preprogrammed Devices Using a ClockBuilder Pro Configuration File | Ordering Part | Frequency Synthesis Mode | Input Type | Output Clock | Operating | |---------------|-----------------------------|------------------|------------------|-------------------| | Number | | | Frequency Range | Temperature Range | | Si5332A | Integer and Fractional mode | | 5MHz - 333.33MHz | | | Si5332B | Integer and Fractional mode | External crystal | 5MHz - 200MHz | | | Si5332C | Integer mode only | or Clock | 5MHz - 333.33MHz | | | Si5332D | Integer mode only | | 5MHz - 200MHz | | | Si5332E | Integer and Fractional mode | | 5MHz - 333.33MHz | -40 to +85C | | Si5332F | Integer and Fractional mode | Embedded | 5MHz - 200MHz | | | Si5332G | Integer mode only | crystal or | 5MHz - 333.33MHz | | | Si5332H | Integer mode only | External Clock | 5MHz - 200MHz | | | Si5332L | Integer and Fractional mode | | 5MHz - 333.33MHz | | Figure 2.1. Orderable Part Number Guide ### 3. Functional Description The Si5332 is a high-performance, low-jitter clock generator capable of synthesizing up to twelve user-programmable clock frequencies up to 333.33 MHz. The device supports free run operation using an external or embedded crystal, or it can lock to an external clock signal. The output drivers support up to twelve differential clocks or twenty four LVCMOS clocks, or a combination of both. The output drivers are configurable to support common signal formats, such as LVPECL, LVDS, HCSL, and LVCMOS. VDDO pins are provided for versatility, which can be set to 3.3 V, 2.5 V, 1.8 V or 1.5 V (CMOS only) to power the multi-format output drivers. The core voltage supply (VDD) accepts 3.3 V, 2.5 V, or 1.8 V and is independent from the output supplies (VDDOxs). Using its two-stage synthesis architecture and patented high-resolution low-jitter MultiSynth technology, the Si5332 can generate an entire clock tree from a single device. The Si5332 combines a wideband PLL with next generation MultiSynth technology to offer the industry's highest output count high performance programmable clock generator, with attainable jitter performance below 200 fs RMS. The PLL locks to either an external 16-50 MHz crystal or an embedded 50 MHz crystal for generating free-running clocks or to an external clock (CLKIN\_2/CLKIN\_2# or CLKIN\_3/CLKIN\_3#) for generating synchronous clocks. In free-run mode, the oscillator frequency is multiplied by the PLL and then divided down either by an integer divider or MultiSynth for fractional synthesis. The Si5332 features user-defined universal hardware input pins which can be configured in the ClockBuilder Pro software utility. Universal hardware pins can be used for OE, spread spectrum enable, input clock selection, output frequency selection, or I2C address select. The device provides the option of storing a user-defined clock configuration in its non-volatile memory (NVM), which becomes the default clock configuration at power-up. To enable in-system programming, a power up mode is available through OTP which powers up the chip in an OTP defined default mode but with no outputs enabled. This allows a host processor to first write a user defined subset of the registers and then restart the power-up sequence to activate the newly programmed configuration without re-downloading the OTP. # 3.1 Functional Block Diagrams Figure 3.1. Block Diagram for 12-Output Si5332 in 48-QFN/LGA #### The Si5332-GM3 features: - · Up to twelve differential clock outputs, with six VDDO pins. - · Seven user-configurable HW input pins, defined using ClockBuilder Pro. Figure 3.2. Block Diagram for 8-Output Si5332 in 40-QFN/LGA #### The Si5332-GM2 features: - · Up to eight differential clock outputs, with six VDDO pins. - · Seven user-configurable HW input pins, defined using ClockBuilder Pro. Figure 3.3. Block Diagram for 6-Output Si5332 in 32-QFN/LGA The Si5332-GM1 features: - · Up to six differential clock outputs with individual VDDO. - · Five user-configurable HW input pins, defined using ClockBuilder Pro. #### 3.2 Modes of Operation The Si5332 supports both free-run and synchronous modes of operation. The default mode selection is set in ClockBuilder Pro. Alternatively, two universal hardware input pins can be defined as CLKIN\_SEL[1:0] to select between a crystal or clock input. There is also the option to select the input source via the serial interface by writing to the input select register. #### 3.2.1 Initialization Once power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. The clock outputs will be squelched until the device initialization is done. #### 3.3 Frequency Configuration The phase-locked loop is fully integrated and does not require external loop filter components. Its function is to phase lock to the selected input and provide a common synchronous reference to the high-performance MultiSynth fractional or integer dividers. A cross point mux connects any of the MultiSynth divided frequencies or INT divided frequencies to individual output drivers or banks of output drivers. Additional output integer dividers provide further frequency division by an even integer from 1 to 63. The frequency configuration of the device is programmed by setting the input dividers (P), the PLL feedback fractional divider (Mn/Md), the MultiSynth fractional dividers (Nn/Nd), and the output integer dividers (R). Silicon Labs' Clockbuilder Pro configuration utility determines the optimum divider values for any desired input and output frequency plan #### 3.4 Inputs The Si5332 requires an external 16-50 MHz crystal at its XIN/XOUT pins or the embedded 50 MHz crystal to operate in free-run mode, or an external input clock (CLKIN\_2/CLKIN\_2# or CLKIN\_3/CLKIN\_3#) for synchronous operation. An external crystal is not required in synchronous mode. #### 3.4.1 External Reference Input (XA/XB) An external crystal (XTAL) is used in combination with the internal oscillator (OSC) on Si5332A/B/C/D to produce a low jitter reference for the PLL when operating in the free-run mode. The Si5332 Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. Refer to Table 5.4 External Crystal Input Specification (A/B/C/D Grades) on page 24 for crystal specifications. For free-running operation, the internal oscillator can operate from a low-frequency fundamental mode crystal (XTAL) with a resonant frequency of 16 to 50 MHz. A crystal can easily be connected to pins XA and XB without external components, as shown in the figure below. Internal loading capacitance (CL) values from 2.5 pf to 21.5 pf can be selected via register settings. Alternatively, an external CL can be used along with the internal CL. Figure 3.4. External Reference Input (XA/XB) The Si5332E/F/G/H/L options feature an embedded 50 MHz reference crystal that is used in the free run mode. #### 3.4.2 Input Clocks An input clock is available to synchronize the PLL when operating in synchronous mode. This input can be configured as LVPECL, LVDS or HCSL differential, or LVCMOS. The recommended input termination schemes are shown in the Si5332 Family Reference Manual. Differential signals must be AC coupled. Unused inputs can be disabled by register configuration. #### 3.4.3 Input Selection The active clock input is selected by register control, or by defining two universal input pins as CLKIN\_SEL[1:0] in ClockBuilder Pro. A register bit determines input selection as pin or register selectable. If there is no clock signal on the selected input at power up, the device will not generate output clocks. In a typical application, the Si5332 reference input is configured immediately after power-up and initialization. If the device is switched to another input more than ±1000 ppm offset from the initial input, the device must be recalibrated manually to the new frequency, temporarily turning off the clock outputs. After the VCO is recalibrated, the device will resume producing clock outputs. If the selected inputs are within ±1000 ppm, any phase error difference will propagate through the device at a rate determined by the PLL bandwidth. Hitless switching and phase build-out are not supported by the Si5332. #### 3.5 Outputs The Si5332 supports up to 12 differential output drivers. Each output can be independently configured as a differential pair or as dual LVCMOS outputs. The 8-output and 12-output devices feature banks of outputs, with each bank sharing a common VDDO. Table 3.1. Clock Outputs | Device/Package | Maximum Outputs | |---------------------|----------------------------| | Si5332-GM1 (32-Pin) | 6 Differential, 12 LVCMOS | | Si5332-GM2 (40-Pin) | 8 Differential, 16 LVCMOS | | Si5332-GM3 (48-Pin) | 12 Differential, 24 LVCMOS | The output stage is different for each of the three versions of Si5332. - The 6-output device features individual VDDO pins for each clock output. Each clock output can be sourced from MultiSynth0, Multi-Synth1, the input reference clock, or one of the five INT dividers through the cross point MUX. - The 8-output device includes four clock outputs with dedicated VDDO pins, each of which can be sourced from MultiSynth0, Multi-Synth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The remaining four clock outputs are divided into Bank A and Bank B. Each Bank of outputs can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The outputs within each of the two Banks share a common VDDO pin. - The 12-output device includes two clock outputs with dedicated VDDO pins, each of which can be sourced from MultiSynth0, Multi-Synth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The remaining ten clock outputs are divided into Bank A, Bank B, Bank C, and Bank D. Each Bank of outputs can be sourced from MultiSynth0, MultiSynth1, the input reference clock, or one of the five INT dividers through the cross point MUX. The outputs within each of the four Banks share a common VDDO pin. Utilizing the reference clock enables a fan-out buffer function from an input clock source to any bank of outputs. Individual output Integer output dividers (R) allow the generation of additional synchronous frequencies. These integer dividers are configurable as divide by 1 (default) through 63. #### 3.5.1 Output Signal Format The differential output swing and common mode voltage are compatible with a wide variety of signal formats including HCSL, LVDS and LVPECL. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS drivers, enabling the device to support both differential and single-ended clock outputs. Output formats can be defined in ClockBuilder Pro or via the serial interface. #### 3.5.2 Differential Output Terminations #### **LVDS Driver Termination** For a general LVDS interface, the recommended value for the differential termination impedance ( $Z_T$ ) is between 90 $\Omega$ and 132 $\Omega$ . The actual value should be selected to match the differential impedance ( $Z_T$ ) of the transmission line. A typical point-to-point LVDS design uses a 100 $\Omega$ parallel resistor at the receiver and a 100 $\Omega$ differential transmission-line environment. In order to avoid any transmission-line reflection issues, the components should be surface mounted and must be placed as close to the receiver as possible. The standard LVDS termination schematic as shown in Figure 3.5 Standard LVDS Termination on page 12 can be used with either type of output structure. Figure 3.6 Optional LVDS Termination on page 12, which can also be used with both output types, is an optional termination with center tap capacitance to help filter common mode noise. The capacitor value should be approximately 0.01 to 0.1 $\mu$ F. If using a non-standard termination, please contact Silicon Labs to confirm if the output structure is current source or voltage source type. In addition, since these outputs are LVDS compatible, the input receiver's amplitude and common-mode input range should be verified for compatibility with the output. Figure 3.5. Standard LVDS Termination Figure 3.6. Optional LVDS Termination #### **Termination for 3.3 V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50 $\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figure 3.7 3.3 V LVPECL Output Termination, Option 1 on page 13 and Figure 3.8 3.3 V LVPECL Output Termination, Option 2 on page 13 show two different layouts. Other suitable clock layouts may exist, and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 3.7. 3.3 V LVPECL Output Termination, Option 1 Figure 3.8. 3.3 V LVPECL Output Termination, Option 2 #### **Termination for 2.5 V LVPECL Outputs** Figure 3.9 2.5 V LVPECL Termination Example, Option 1 on page 14 and Figure 3.10 2.5 V LVPECL Termination Example, Option 2 on page 14 show examples of termination for the 2.5 V LVPECL driver option. These terminations are equivalent to terminating 50 $\Omega$ to VDDO – 2 V. For VDDO = 2.5 V, the VDDO – 2 V is very close to ground level. The R3 in Figure 3.10 2.5 V LVPECL Termination Example, Option 2 on page 14 can be optionally eliminated using the termination shown in Figure 3.9 2.5 V LVPECL Termination Example, Option 1 on page 14. Figure 3.9. 2.5 V LVPECL Termination Example, Option 1 Figure 3.10. 2.5 V LVPECL Termination Example, Option 2 # **Termination for HCSL Outputs** The Si5332 HCSL driver option integrated termination resistors to simplify interfacing to an HCSL receiver. The HCSL driver supports both 100 $\Omega$ and 85 $\Omega$ transmission line options. This configuration option may be specified using ClockBuilder Pro or via the device I2C interface. Figure 3.11. HCSL Internal Termination Mode Figure 3.12. HCSL External Termination Mode #### 3.5.3 LVCMOS Output Terminations LVCMOS outputs can be dc-coupled, as shown in the figure below. Figure 3.13. LVCMOS Output Termination Example, Option 1 Figure 3.14. LVCMOS Output Termination Example, Option 2 #### 3.5.4 LVCMOS Output Signal Swing The signal swing (V<sub>OL</sub>/V<sub>OH</sub>) of the LVCMOS output drivers is set by the voltage on the VDDO pin for the respective bank. #### 3.5.5 LVCMOS Output Polarity When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTxb). By default, the clock on the OUTxb pin is generated in phase with the clock on the OUTx pin. The polarity of these clocks is configurable enabling complimentary clock generation and/or inverted polarity with respect to other output drivers. #### 3.5.6 Output Enable/Disable The universal hardware input pins can be programmed to operate as output enable (OEb), controlling one or more outputs. Pin assignment is done using ClockBuilder Pro. An output enable pin provides a convenient method of disabling or enabling the output drivers. When the output enable pin is held high all designated outputs will be disabled. When held low, the designated outputs will be enabled. #### 3.5.7 Differential Output Configurable Skew Settings Skew on the differential outputs can be independently configured. The skew is adjustable in 35 ps steps across a range of 245 ps. #### 3.5.8 Synchronous Output Disable Feature Output clocks are always enabled and disabled synchronously. The output will wait until a clock period has completed before the driver is disabled. This prevents unwanted runt pulses from occurring when disabling an output. #### 3.6 Spread Spectrum To help reduce electromagnetic interference (EMI), the Si5332 supports spread spectrum modulation. The output clock frequencies can be modulated to spread energy across a broader range of frequencies, lowering system EMI. The Si5332 implements spread spectrum using its patented MultiSynth technology to achieve previously unattainable precision in both modulation rate and spreading magnitude. Spread spectrum can be enabled through I2C, or by configuring one of the universal hardware input pins using ClockBuilder Pro. The Si5332 features both center and down spread spectrum modulation capability, from 0.1% to 2.5%. Each MultiSynth is capable of generating an independent spread spectrum clock. The feature is enabled using a user-defined universal hardware input pin or via the device I2C interface. Spread spectrum can be applied to any output clock derived from a MultiSynth fractional divider, with any clock frequency up to 250 MHz. Since the spread spectrum clock generation is performed in the MultiSynth fractional dividers, the spread spectrum waveform is highly consistent across process, voltage and temperature. The Si5332 features two independent MultiSynth dividers, enabling the device to provide two independent spread profiles simultaneously to the clock output banks. Spread spectrum is commonly used for 100 MHz PCI Express clock outputs. To comply with the spread spectrum specifications for PCI Express, the spreading frequency should be set to a maximum of 33 kHz and -0.5% down spread. A universal hardware input pin can be configured to toggle spread spectrum on/off. #### 3.7 Universal Hardware Input Pins Universal hardware input pins are user configurable control input pins that can have one or more of the functions listed below assigned to them using ClockBuilder Pro. Universal hardware input pins can be utilized for the following functions: Table 3.2. Universal Hardware Input Pins | Description | Function | |---------------------------------|---------------------------------------------------------------------------------------------------------| | SSEN_EN0 | Spread spectrum enable on MultiSynth0 (N0). | | SSEN_EN1 | Spread spectrum enable on MultiSynth0 (N1). | | FS_INTx | Used to switch an integer output divider frequency from frequency A to frequency B. | | FS_MSx | Used to switch a MultiSynth output divider output from frequency and/or change spread spectrum profile. | | OE | Output enable for one or more outputs. | | I <sup>2</sup> C address select | Sets the LSB of the I2C address to either 0 or 1. | | CLKIN_SEL[1:0] | Selects between crystal or clock inputs. | | PROFILE_SEL[x] | Selects which device profile to load on power-up. See Multi-Profile description below. | Assigning a universal hardware input pin to control a specific function overrides the register bit control via I2C for that same function. For example, if a universal hardware pin is assigned as an output enable, it will take precedence over the output enable register bits, rendering it inoperative. ## Spread Spectrum Enable Pins (SSEN[1:0]) Spread\_EN[1:0] pins are active pins that enable/disable spread spectrum on all outputs that correspond to MultiSynth0 or MultiSynth1, respectively. The change in frequency or spread spectrum will be instantaneous and may not be glitch free. Table 3.3. SSEN EN Pin Selection Table | SSEN_ENx | | |----------|-----------------------------------------| | 0 | Spread Spectrum disabled on MultiSynthx | | 1 | Spread Spectrum enabled on MultiSynthx | #### **Output Frequency Select Pins** There are five integer dividers, one corresponding to each of the five output banks. Using ClockBuilder Pro, a universal hardware input pin can be assigned for each integer divider, providing capability to select between two different pre-programmed divide values. Divider values of every integer from 8 to 255 are available in ClockBuilder Pro for each integer divider. Table 3.4. F<sub>S INT</sub> Pin Selection Table | F <sub>S_INTx</sub> | Output Frequency from INTx | |---------------------|---------------------------------------------| | 0 | Frequency A, as defined in ClockBuilder Pro | | 1 | Frequency B, as defined in ClockBuilder Pro | #### **Output Enable** A universal hardware input pin can be defined to control output enable of a differential output, a bank of differential outputs, or as a global output enable pin controlling all outputs. Upon de-assertion of an OE pin, the corresponding output will be disabled within 2-6 clock cycles. Asserting an OE pin from disable to enable will take <20 µs for the output to have a clean clock. Output enabled/disabled for LVCMOS are done in pairs. Each differential buffer True and Compliment output can generate an LVCMOS clock and the OE pin associated with the True and Compliment output buffer will control the respective LVCMOS pair. For example: If DIFF0 is configured to be SE1 and DIFF0# is configured to be SE2 and OE1 is the associated OE pin, de-asserting the OE1 pin will disable both SE1 and SE2 outputs. The disable and enable of the outputs to a known state is glitch free. #### **I2C Address Pin** This pin sets the LSB of the I2C address. For example, if the I2C address is A6h, setting this pin high will set the I2C address to A7h. #### CLKIN SEL[0:1] Pins These pins are used to set the input source clock between the input clock channels (Crystal, CLKIN\_2/CLKIN\_2# or CLKIN\_3/CLKIN\_3#). Upon switching the input clock source, the output will not be glitch free. It is intended for the user to set this pin to a known state before the system is powered up or have the receiver address any unintended output signals when switching to a different input source clock. #### Multi-Profile Si5332 has the ability to store multiple unique configurations in the same custom part number by enabling multi-profile support in Clock-Builder Pro after selecting the desired Si5332 device. The ClockBuilder Pro wizard guides users to enter the input/output/feature set needed for each individual profile configuration, then compiles them together and assigns the necessary number of universal hardware pins based on the number of profiles entered. The actual number of profiles supported in a particular design is limited by overall design complexity and NVM size. ClockBuilder Pro automatically determines the NVM size required for your multi-profile design and will warn if the maximum limit is exceeded. # 3.8 Custom Factory Pre-programmed Parts Custom pre-programmed parts can be ordered corresponding to a specific configuration file generated using the ClockBuilder Pro software utility. Silicon Labs writes the configuration file into the device prior to shipping. Use the ClockBuilder Pro custom part number wizard (http://www.silabs.com/clockbuilderpro) to quickly and easily generate a custom part number for your ClockBuilder Pro configuration file. A factory pre-programmed part will generate clocks at power-up. In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your pre-programmed device will ship within two weeks. #### 3.9 I2C Serial Interface The Si5332 is compatible with rev6 of the I2C specification, including Standard, Fast, and Fast+ modes. Configuration and operation of the Si5332 can be controlled by reading and writing registers using the $I^2C$ . Communication with a 1.8 V to 3.3 V host is supported. See the Si5332 Family Reference Manual for details. #### 3.10 In-Circuit Programming The Si5332 is in-system configurable using the I<sup>2</sup>C interface by the following two methods: - In-ciruit configuration of device registers after power-up. With this method changes to volatile register memory can be done as required to produce the desired outputs. This does not alter internal NVM; therefore, register memory changes are lost at power-down. Refer to the Si5332 Family Reference Manual available on our web site for details. - In-circuit re-configuration of internal NVM. Writing to internal NVM requires the use of the CBPro Field Programmer (CBPROG-DON-GLE) and CBPro software. See UG286: ClockBuilderPro Field Programmer Kit user's guide available on our web site for more information. (One important note: The Si5332 core VDDs (VDD\_DIG, VDDA, and VDD\_XTAL) must be powered by 3.3 V during in-circuit NVM programming.) - VDD core voltages (VDD\_DIG, VDDA, VDD\_XTAL) must be 3.3 V for in-circuit programming. Using VDD core voltage lower than 3.3 V (i.e., 2.5 V or 1.8 V) will not support reliable in-circuit NVM programming. # 4. Register Map Refer to the Si5332 Family Reference Manual for a complete list of registers descriptions and settings. # 5. Electrical Specifications # **Table 5.1. Recommended Operating Conditions** $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } + 10\% / -5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |------------------------------|------------------------------------------------------------------|----------------|------|-----|-------|-------| | Ambient Temperature | T <sub>A</sub> | | -40 | 25 | 85 | °C | | Junction Temperature | TJ <sub>MAX</sub> | | _ | _ | 125 | °C | | Core Supply Voltage | V <sub>DDA</sub> , V <sub>DD_DIG</sub> ,<br>V <sub>DD_xtal</sub> | | 1.71 | _ | 3.63 | V | | Output Driver Supply Voltage | $V_{DDO}$ | | 1.71 | _ | 3.465 | V | #### Note: - 1. All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. - 2. All core voltages (VDD\_DIG, VDDA, VDD\_XTAL) must be connected to the same voltage. Table 5.2. DC Characteristics $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_{A} = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | | Min | Тур | Max | Units | |------------------------------|-------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------| | Core Supply Current | I <sub>DD</sub> | | | _ | 45 | 70 | mA | | | | LVPECL Output 3 @ 1 | — 45 70 out <sup>3</sup> @ 156.25 MHz — 33 35 out <sup>3</sup> @ 100 MHz — 20 22 ot <sup>3</sup> @ 156.25 MHz — 11 13 V VDDO output @ 170 MHz — 16 19 V VDDO output @ 170 MHz — 9 11 3 VDDO output @ 170 MHz — 9 11 | 35 | mA | | | | | | HCSL Output 3 @ 1 | 00 MHz | _ | 20 | 22 | mA | | | I <sub>DDOx</sub> | LVDS Output <sup>3</sup> @ 15 | _ | 11 | 13 | mA | | | Output Buffer Supply Current | | 3.3 V VDDC<br>LVCMOS <sup>4</sup> output @ | _ | 16 | 19 | mA | | | | | 2.5 V VDDC<br>LVCMOS <sup>4</sup> output @ | | _ | 9 | 11 | mA | | | | 1.8 VDDO<br>LVCMOS <sup>4</sup> output @ | 170 MHz | _ | 7.5 | 8.5 | mA | | | | 48-pin | Notes 5 | _ | 590 | _ | mW | | Total Power Dissipation | P <sub>d</sub> | 40-pin | Note 1, 5 | | 320 | _ | mW | | | | 32-pin | Notes 2, 5 | _ | 270 | _ | mW | #### Notes: - 1. Si5332 40-pin test configuration: $V_{DDD} = V_{DDA} = V_{DDI} = 1.8 \text{ V}$ , $4 \times 2.5 \text{ V}$ LVDS outputs enabled @ 156.25 MHz, $2 \times 1.8 \text{ V}$ HCSL outputs enabled @ 100 MHz, $2 \times 3.3 \text{ V}$ LVCMOS outputs enabled @ 25 MHz. . Excludes power in termination resistors. - 2. Si5332 32-pin test configuration: $V_{DDD} = V_{DDA} = V_{DDI} = 1.8 \text{ V}$ , $2 \times 2.5 \text{ V}$ LVDS outputs enabled @ 156.25 MHz, $2 \times 1.8 \text{ V}$ HCSL outputs enabled @ 100 MHz. $2 \times 3.3 \text{ V}$ LVCMOS outputs enabled @ 25 MHz. Excludes power in termination resistors. - 3. Differential outputs terminated into a 100 $\Omega$ load. - 4. LVCMOS outputs measured into a 5 inch 50 $\Omega$ PCB trace with 4 pF load. # IDDO 5 inch **Differential Output Test Configuration** # **LVCMOS Output Test Configuration** 5. Detailed power consumption for any configuration can be estimated using ClockBuilderPro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration. Table 5.3. Clock Input Specifications $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_{A} = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |----------------------------------|-----------------------------------|-----------------------------------------|-----------------------|--------------|-----------------------|----------------------| | Input Clock (AC-Coupled Differen | tial Input Clock | on CLKIN_2/CLKIN_2# or CL | KIN_3/CLKIN | _3#) | | | | Frequency | F <sub>IN</sub> | Differential | 10 | _ | 250 | MHz | | Voltage Swing | V <sub>PP_DIFF</sub> <sup>3</sup> | Differential AC-coupled<br>< 333.33 MHz | 0.5 | _ | 1.8 | V <sub>PP_diff</sub> | | Slew Rate | SR/SF | 20-80% | 0.75 | _ | _ | V/ns | | Duty Cycle | DC | | 40 | <del>_</del> | 60 | % | | Input Impedance | R <sub>IN</sub> | | 10 | | _ | kΩ | | Input Capacitance | C <sub>IN</sub> | | 2 | 3.5 | 6 | pF | | Input Clock (AC or DC Coupled LV | CMOS Input C | Clock on CLKIN_2 or CLKIN_3) | | | | | | Frequency | F <sub>IN</sub> | | 10 | _ | 170 | MHz | | Input High Voltage | V <sub>IH</sub> | | 0.8 × V <sub>DD</sub> | _ | _ | V | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.2 × V <sub>DD</sub> | V | | Slew Rate 1,2 | SR/SF | 20-80% | 0.75 | _ | _ | V/ns | | Duty Cycle | DC | | 40 | _ | 60 | % | | Input Capacitance | C <sub>IN</sub> | | 2 | 3.5 | 6 | pF | | Input Clock (AC-Coupled Input Cl | ock on XA) | | | | 1 | l | | Frequency | F <sub>IN</sub> | | 10 | _ | 170 | MHz | | Voltage Swing | | | | _ | 1 | Vpp | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.2 x V <sub>DD</sub> | V | | Slew Rate <sup>1, 2</sup> | SR/SF | 20–80% | 0.75 | _ | _ | V/ns | | Duty Cycle | DC | | 40 | _ | 60 | % | | Input Capacitance | C <sub>IN</sub> | | 2 | 3.5 | 6 | pF | | Notes | | | | | - | F | #### Notes: - 1. Imposed for jitter performance. - 2. Rise and fall times can be estimated using the following simplified equation: $tr/tf_{80-20} = ((0.8 0.2) * V_{IN\_Vpp\_se}) / SR$ . - $3.V_{PP\_DIFF} = 2 \times V_{PP\_SINGLE-ENDED}$ Table 5.4. External Crystal Input Specification (A/B/C/D Grades) $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------|-------------------|--------------------------------|------|-------|-----|-------| | Crystal Frequency | F <sub>xtal</sub> | | | 16-50 | | MHz | | Load Capacitance | C <sub>L</sub> | 16 - 30 MHz | 6 | 12 | 20 | pF | | Load Capacitance | OL. | 31 - 50 MHz | | | 10 | pF | | Shunt Canacitanas | Co | 16 - 30 MHz | _ | _ | 7 | pF | | Shunt Capacitance | 00 | 31 - 50 MHz | _ | _ | 2 | pF | | ESR | | 16 - 30 MHz | _ | _ | 50 | Ω | | ESK | | 31 - 50 MHz | _ | _ | 50 | Ω | | Crystal Drive Level | d <sub>L</sub> | | | _ | 250 | μW | | | | Internal cap disabled | _ | 2.5 | _ | pF | | Input Capacitance <sup>1</sup> | C <sub>IN</sub> | Internal cap enabled (per pad) | 5 | _ | 43 | pF | | Input Voltage | V <sub>XIN</sub> | | -0.3 | _ | 1.3 | V | #### Notes: Table 5.5. Embedded Crystal Specifications | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------------------------|--------|----------------------------------------|-------------|-----|-----|-------| | Initial Accuracy (E/F/G/H/L Grades) <sup>1</sup> | fi | Measured at +25 °C at time of shipping | _ | ±10 | _ | ppm | | Total Stability (E/F/G/H/L Grades) | | –40 °C to +85 °C | <b>–</b> 50 | _ | 50 | ppm | | Total Stability (L-Grade Only) | | +25 °C to +85 °C | -30 | _ | 30 | ppm | | Temperature Stability (E/F/G/H/L Grades) | | –40 °C to +85 °C | -30 | _ | 30 | ppm | | Temperature Stability (L-Grade Only) | | +25 °C to +85 °C | -25 | _ | 25 | ppm | #### Note: <sup>1.</sup> Internal capacitance on the xtal input pads is programmable or can be disabled. Please reference section 5.3.1 for more detailed information. <sup>1.</sup> Internal crystal loading capacitance is set at factory during device frequency calibration and can not be changed. #### Table 5.6. Control Pins $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_A = -40 \text{ to } 85 ^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |------------------------------------|-----------------|----------------|------------------------|-----|------------------------|-------| | Si5332 Control Input Pins (Inputx) | | | | | | | | Input Voltage | V <sub>IL</sub> | | -0.1 | _ | 0.3 × VDD <sup>1</sup> | V | | Input Voltage | V <sub>IH</sub> | | 0.7 × VDD <sup>1</sup> | _ | 1.1 × V <sub>DD</sub> | V | | Input Capacitance | C <sub>IN</sub> | | _ | _ | 4 | pF | | Pull-up/down Resistance | R <sub>IN</sub> | | _ | 50 | _ | kΩ | # Note: $<sup>1.\,</sup>V_{DD}\,\text{indicates all core voltages}\,\,V_{DD\_DIG},\,V_{DDA},\,\text{and}\,\,V_{DD\_XTAL}\,\,\text{which are required to all be using same nominal voltage}.$ Table 5.7. Differential Clock Output Specifications $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } + 10\% / -5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Con | dition | Min | Тур | Max | Units | |----------------------|--------------------------------|------------------|----------------------|------------------------|----------|------------------------|-----------------| | Output Francisco | f | Integer synthe | esis mode | 5 | _ | 333.33 <sup>20</sup> | MHz | | Output Frequency | f <sub>OUT</sub> | Fractional syntl | nesis mode | 5 | _ | 250 | MHz | | Duty Cycle | DC | | | 48 | _ | 52 | % | | Output-Output Skew | T <sub>SK</sub> | Within the sa | Within the same bank | | _ | 30 | ps | | Output-Output Skew | ISK | Across b | anks | _ | _ | 80 | ps | | | | LVPECL | | 0.6 | 0.75 | 0.85 | $V_{PP}$ | | Output Voltage Swing | V <sub>SEPP</sub> | LVDS | 1.8/2.5/3.3 V | 0.3 | 0.375 | 0.45 | V <sub>PP</sub> | | | | HCSL | | 0.7 | 0.8 | 0.9 | V <sub>PP</sub> | | | | LVPECL | | _ | VDDO-1.4 | _ | V | | Common Made Valters | V | LVDS | 2.5/3.3 V | 1.125 | 1.2 | 1.275 | V | | Common Mode Voltage | V <sub>CM</sub> | LVDS | 1.8 V | 0.75 | 0.8 | 0.85 | V | | | | HCSL | | 0.35 | 0.4 | 0.45 | V | | HCSL Edge Rate | Edgr | Notes 12, | 14,18 | 1 | _ | 4.5 | V/ns | | HCSL Delta Tr | D <sub>tr</sub> | Notes 14, | 17, 18 | | _ | 135 | ps | | HCSL Delta Tf | D <sub>tf</sub> | Notes 14, | 17, 18 | _ | _ | 125 | ps | | HCSL Vcross Abs | V <sub>xa</sub> | Notes 11, 13 | 3, 14, 17 | 250 | _ | 550 | mV | | HCSL Delta Vcross | D <sub>vcrs</sub> | Notes 14, 17 | | _ | _ | 140 | mV | | HCSL Vovs | V <sub>ovs</sub> | Notes 14, 17 | | _ | _ | V <sub>HIGH</sub> +300 | mV | | HCSL Vuds | V <sub>uds</sub> | Notes 14, 17 | | _ | _ | V <sub>LOW</sub> -300 | mV | | HCSL Vrng | V <sub>rng</sub> | Notes 14, 17 | | V <sub>HIGH</sub> -200 | _ | V <sub>LOW</sub> +200 | mV | | | | LVDS (fast mode) | 3.3 V or 2.5 V | 150 | 200 | 350 | ps | | Rise and Fall Times | t <sub>R</sub> /t <sub>F</sub> | LVDS (slow mode) | 3.3 V or 2.5 V | 350 | 530 | 620 | ps | | (20% to 80%) | | | 1.8 V | 150 | 225 | 350 | ps | | Rise and Fall Times | 4 /4 | LVPE | CL | 150 | _ | 320 | ps | | (20% to 80%) | t <sub>R</sub> /t <sub>F</sub> | HCS | L | _ | _ | 420 | ps | | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |-----------|--------|----------------|-----|-----|-----|-------| | | | | | 71 | | | #### Notes: - 1. For best jitter performance, keep the midpoint differential input slew rate faster than 0.3 V/ns. - 2. Not in PLL bypass mode. - 3. For best jitter performance, keep the midpoint input single ended slew rate faster than 1 V/ns. - 4. On chip termination resistance can be programmed on (100ohm) or off (high impedance). - 5. Not including R divider. - 6. Input capacitance on crystal pins targets 23 pf each plus 1 pf external trace capacitance to provide 12 pf series equivalent crystal load capacitance. - 7. Measured at crossing point where the instantaneous voltage value of the rising edge of CLK equals the falling edge of CLK#. - 8. Measure taken from differential waveform on a component test board. The edge (slew) rate is measured from -150mV to +150mV on the differential waveform. Scope is set to average because the scope sample clock is making most of the dynamic wiggles along the clock edge Only valid for Rising clock and Falling Clock#. Signal must be monotonic through the Vol to Voh region for Trise and Tfall. - 9. This measurement refers to the total variation from the lowest crossing point to the highest, regardless of which edge is crossing. - 10. Test configuration is Rs=33.2 Ω, Rp=49.9, 2 pF. - 11. Vcross(rel) Min and Max are derived using the following, Vcross(rel) Min = 0.250 + 0.5 (Vhavg 0.700), Vcross(rel) Max = 0.550 0.5 (0.700 Vhavg). - 12. Measurement taken from Single Ended waveform. - 13. Measurement taken from differential waveform VLow Math function. - 14. Overshoot is defined as the absolute value of the maximum voltage. - 15. Undershoot is defined as the absolute value of the minimum voltage. - 16. The crossing point must meet the absolute and relative crossing point specifications simultaneously. - 17. \( \Delta \text{Vcross} \) is defined as the total variation of all crossing voltages of Rising CLOCK and Falling CLOCK#. This is the maximum allowed variance in Vcross for any particular system. - 18. Measured with oscilloscope, averaging off, using min max statistics. Variation is the delta between min and max. - 19. LVDS swing levels for 50 $\Omega$ transmission lines. - 20. Actually 333 + 1/3 MHz. # Table 5.8. LVCMOS Clock Output Specifications $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } + 10\% / -5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------|--------------------------------|-------------------------------------|----------|------|--------|-------| | Fraguenay | fout | 1.8-3.3 V CMOS | 5 | _ | 170 | MHz | | Frequency | lout | 1.5 V CMOS | 5 | _ | 133.33 | MHz | | Rise/Fall Time, 3.3 V (20-80%) | t <sub>R</sub> /t <sub>F</sub> | 50 Ω impedance, 5" trace, CL = 4 pf | _ | 0.5 | 0.8 | ns | | Rise/Fall Time, 2.5 V (20-80%) | t <sub>R</sub> /t <sub>F</sub> | 50 Ω impedance, 5" trace CL = 4 pf | _ | 0.6 | 0.95 | ns | | Rise/Fall Time, 1.8 V (20-80%) | t <sub>R</sub> /t <sub>F</sub> | 50 Ω impedance, 5" trace CL = 4 pf | _ | 0.75 | 1.3 | ns | | Rise/Fall Time, 1.5 V (20-80%) | t <sub>R</sub> /t <sub>F</sub> | 50 Ω impedance, 5" trace CL = 4 pf | _ | 0.9 | 1.3 | ns | | | | 3.3 V | _ | 46 | _ | Ω | | CMOS Output Resistance | | 2.5 V | _ | 48 | _ | Ω | | (Single Strength) | | 1.8 V | _ | 53 | _ | Ω | | | | 1.5 V | _ | 58 | _ | Ω | | | | 3.3 V | _ | 23 | _ | Ω | | CMOS Output Resistance | | 2.5 V | _ | 24 | _ | Ω | | (Double Strength) | | 1.8 V | _ | 27 | _ | Ω | | | | 1.5 V | _ | 29 | _ | Ω | | 01100 0 1 111 11 | V <sub>OH</sub> | -4 mA load | VDDO-0.3 | _ | _ | V | | CMOS Output Voltage | V <sub>OL</sub> | 4 mA load | _ | _ | 0.3 | V | | Duty Cycle | DC | XO and PLL mode | 45 | _ | 55 | % | #### **Table 5.9. Performance Characteristics** $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_{A} = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |--------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------|-------------|------|-----|-------| | Power Ramp | t <sub>VDD</sub> | 0 V to V <sub>DDmin</sub> | 0.1 | _ | 10 | ms | | Initialization Time <sup>1</sup> | <sup>t</sup> initialization | Time for I <sup>2</sup> C to become operational after core supply exceeds V <sub>DDmin</sub> | _ | _ | 15 | ms | | Clock Stabilization from Power-up | t <sub>STABLE</sub> | Time for clock outputs to appear after POR | _ | 15 | 25 | ms | | Input to Output Propagation Polov | t | Buffer mode | | 2.5 | 4 | | | Input to Output Propagation Delay | t <sub>PROP</sub> | (PLL Bypass) | <del></del> | 2.5 | 4 | ns | | Spread Spectrum PP Frequency<br>Deviation <sup>2</sup> | SSPKDEV | MultiSynth Output<br>< 250 MHz | 0.1 | _ | 2.5 | % | | 0.5% Spread Frequency Deviation <sup>2</sup> | SSDEV | MultiSynth Output<br>< 250 MHz | 0.4 | 0.45 | 0.5 | % | | Spread Spectrum Modulation Rate <sup>2, 3</sup> | SSMOD | MultiSynth Output<br>< 250 MHz | 30 | 31.5 | 33 | kHz | # Notes: - 1. Update rate via I<sup>2</sup>C is also limited by the time it takes to perform a write operation. - 2. The maximum step size is only limited by the register lengths; however, the MultiSynth output frequency must be kept between 5 MHz and 250 MHz. - 3. Default value is ~31.5 kHz. # **Table 5.10. Jitter Performance Specifications** $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } + 10\% / -5\%, V_{DDO} = 1.8 \text{ V } \pm 5\%, 2.5 \text{ V } \pm 5\%, \text{ or } 3.3 \text{ V } \pm 5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Тур | Max | Units | |-------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------|-------------|-----|----------| | | | INT Mode<br>12 kHz – 20 MHz <sup>1,2</sup> | 210 | 280 | fs RMS | | | $J_{\sf GEN}$ | FRAC/DCO Mode<br>12 kHz – 20 MHz <sup>3,5</sup> | 250 | | fs RMS | | Jitter Generation,<br>Locked to External 25 MHz | J <sub>PER</sub> | Derived from integrated phase noise at a | 3.3 | | ps Pk-Pk | | Clock | J <sub>CC</sub> | BER of 1e-12 | 3.1 | | ps Pk | | | J <sub>PER</sub> | N = 10, 000 cycles Integer or Fractional | 12 | | ps Pk-Pk | | | J <sub>CC</sub> | Mode. <sup>2,3</sup> Measured in the time domain. Performance is limited by the noise floor of the equipment. | 11 | | ps Pk | | | I | INT Mode<br>12 kHz – 20 MHz <sup>1,2</sup> | 190 | 240 | fs RMS | | | $J_{GEN}$ | FRAC/DCO Mode<br>12 kHz – 20 MHz <sup>3,5</sup> | 250 | | fs RMS | | Jitter Generation,<br>Locked to External 25 MHz | J <sub>PER</sub> | Derived from integrated phase noise at a | 3.5 | | ps Pk-Pk | | Crystal | J <sub>CC</sub> | BER of 1e-12 | 3.1 | | ps Pk | | | J <sub>PER</sub> | N = 10, 000 cycles Integer or Fractional | 12 | | ps Pk-Pk | | | J <sub>CC</sub> | Mode. <sup>2,3</sup> Measured in the time domain. Performance is limited by the noise floor of the equipment. | 11 | | ps Pk | | | 1. | INT Mode<br>12 kHz – 20 MHz <sup>1,2</sup> | 175 | 215 | fs RMS | | | $J_GEN$ | FRAC/DCO Mode<br>12 kHz – 20 MHz <sup>3,5</sup> | 250 | | fs RMS | | Jitter Generation,<br>Locked to Embedded 50 MHz | J <sub>PER</sub> | Derived from integrated phase noise at a | 3.2 | | ps Pk-Pk | | Crystal | J <sub>CC</sub> | BER of 1e-1 | 2.8 | | ps Pk | | | J <sub>PER</sub> | N = 10, 000 cycles Integer or Fractional | 12 | | ps Pk-Pk | | | J <sub>CC</sub> | Mode. <sup>2,3</sup> Measured in the time domain. Performance is limited by the noise floor of the equipment. | 11 | | ps Pk | | | | 25 kHz | -100 | _ | | | | | 50 kHz | <b>–</b> 97 | | | | Power Supply Noise Rejection 6 | PSNR | 100 kHz | <b>-72</b> | _ | dB | | | | 500 kHz | -83 | _ | | | | | 1 MHz | -91 | _ | | | Parameter | Symbol | Test Condition | Тур | Max | Units | |-----------|--------|----------------|-----|-----|-------| | | | | | | | #### Notes: - 1. INT jitter generation test conditions $f_{OUT}$ = 156.25 MHz LVPECL. - 2. Integer mode assumes that the output dividers (Nn/Nd) are configured with an integer value. - 3. Fractional and DCO modes assume that the output dividers (Nn/Nd) are configured with a fractional value and the feedback divider is integer. - 4. All jitter data in this table is based upon all output formats being differential. When LVCMOS outputs are used, there is the potential that the output jitter may increase due to the nature of LVCMOS outputs. If your configuration implements any LVCMOS output and any output is required to have jitter less than 3 ps RMS, contact Silicon Labs for support to validate your configuration and ensure the best jitter performance. - 5. FRAC jitter generation test conditions f<sub>OUT</sub> = 150 MHz LVPECL. - 6. Measured at 156.25 MHz carrier frequency. Carrier power of -1.5 dBm. 100 mVpp sine wave noise added and noise spur amplitude measured.. #### Table 5.11. PCI-Express Clock Outputs (100 MHz HCSL) $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Test Condition | SSC On/Off | Тур | Max | Units | |-------------------|--------------------------------------------------------|------------|-------|-------|----------| | | Includes PLL BW 1.5–22 MHz, | Off | 11 | 19 | ps RMS | | PCle Gen 1.1 | Peaking = 3dB, Td=10 ns, | On | 22 | 30 | no DMC | | | Ftrk=1.5 MHz with BER = 1E-12 $^2$ | On | 22 | 30 | ps RMS | | | Includes PLL BW 5MHz & 8–16 MHz, | Off | 0.02 | 0.026 | ps RMS | | | Jitter Peaking = 0.01-1 dB & 3 dB, | On | 0.12 | 0.21 | ps RMS | | DOI: Cor 2.4 | Td=12ns, Low Band, F < 1.5 MHz | Oil | 0.12 | 0.21 | ps Rivio | | PCIe Gen 2.1 | Includes PLL BW 5 MHz & 8–16 MHz, | Off | 0.2 | 0.31 | ps RMS | | | Jitter Peaking = 0.01-1dB & 3dB, | On | 0.8 | 1.3 | no DMC | | | Td=12ns, High Band, 1.5 MHz < F < Nyquist <sup>2</sup> | On | 0.8 | 1.3 | ps RMS | | PCle Gen 3.0 Com- | Includes PLL BW 2–4 MHz & 5 MHz, Peaking = | Off | 0.06 | 0.1 | ps RMS | | mon Clock | 0.01-2dB & 1dB, | On | 0.26 | 0.36 | ps RMS | | | Td=12 ns, CDR = 10 MHz <sup>2, 3</sup> | | | | | | | Includes PLL BW 4 MHz | | | | | | PCIe Gen3.0 SRIS | Peaking = 2dB & 1dB, Td=12 ns | On | 0.31 | 0.36 | ps RMS | | | CDR = 10 MHz $^{2, 3}$ | | | | | | PCIe Gen 4.0 Com- | Includes PLL BW 2–4 MHz & 5 MHz, Peaking = | Off | 0.05 | 0.1 | ps RMS | | mon Clock | 0.01-2dB & 1dB, | On | 0.26 | 0.36 | ps RMS | | | Td=12 ns, CDR = 10 MHz <sup>2, 3</sup> | | | | | | | Includes PLL BW 4 MHz | | | | | | PCIe Gen4.0 SRIS | Peaking = 2dB & 1dB, Td=12 ns | On | 0.31 | 0.36 | ps RMS | | | CDR = 10 MHz $^{2, 3}$ | | | | | | PCIe Gen5.0 Com- | Includes PLL BW 500 kHz - 1.8 MHz, | Off | 0.025 | 0.04 | Ps RMS | | mon Clock | CDR = 20 MHz | On | 0.1 | 0.15 | Ps RMS | | PCIe Gen5.0 SRIS | Includes PLL BW 500 kHz - 1.8 MHz,<br>CDR = 20 MHz | On | 0.08 | 0.1 | Ps RMS | #### Notes: - 1. All jitter data in this table is based upon all output formats being differential. When LVCMOS outputs are used, there is the potential that the output jitter may increase due to the nature of LVCMOS outputs. If your configuration implements any LVCMOS output and any output is required to have jitter less than 3 ps RMS, contact Silicon Labs for support to validate your configuration and ensure the best jitter performance. - 2. All output clocks 100 MHz HCSL format. Jitter data taken from Clock Jitter Tool v.1.3. - 3. Excludes oscilloscope sampling noise. #### Table 5.12. Fanout Mode Additive Jitter Performance Specifications $(V_{DD} = V_{DDA} = V_{DD\_DIG} = V_{DD\_XTAL} = 1.8 \text{ V to } 3.3 \text{ V } +10\%/-5\%, V_{DDO} = 1.8 \text{ V } \pm5\%, 2.5 \text{ V } \pm5\%, \text{ or } 3.3 \text{ V } \pm5\%, T_A = -40 \text{ to } 85 \text{ °C})$ | Parameter | Symbol | Test Condition | Тур | Max | Units | |-------------------------------------|--------|--------------------------------------------------------------------|-----------------|-----|--------| | | | 156.25MHz,<br>12kHz-20MHz <sup>1</sup> ,<br>LVDS (slow mode) | 130 (LVDS slow) | 170 | fs RMS | | Additive Dhase litter | | 156.25MHz,<br>12kHz-20MHz,<br>LVDS (fast mode) | 120 | 150 | fs RMS | | Additive Phase Jitter | | 156.25MHz,<br>12kHz-20MHz,<br>LVPECL <sup>1</sup> | 110 | 140 | fs RMS | | | | 156.25MHz,<br>12kHz-20MHz,<br>HCSL <sup>1</sup> | 120 | 150 | fs RMS | | | | 100MHz HCSL in-<br>put/outputs | | | | | PCIe Gen3 / 4 Additive Phase Jitter | | Includes PLL BW 2–<br>4 MHz, CDR = 10<br>MHz <sup>2, 3, 4, 5</sup> | 28 | 36 | fs RMS | #### Note: - 1. Measured with differential input on CLKIN\_2, bypassing the PLL to any output. - 2. Silicon Labs PCIe Clock Jitter Tool is used to obtain measurements for additive phase jitter. Additive Phase Jitter = sqrt(output jitter² input jitter²). Input used is 100 MHz from Si5340. - 3. Measurements on 100 MHz output use the template file in the PCle Clock Jitter Tool. - 4. For complete PCIe specifications, visit www.pcisig.com. - 5. Input clock slew rate of 3.0 V/ns used for jitter measurements. Table 5.13. QFN Thermal Characteristics (Si5332A/B/C/D Only) | Parameter | Symbol | Test Condition <sup>1</sup> | Value | Units | |--------------------------------------------|-----------------|-----------------------------|----------|-------| | Si5332 — 48 QFN | | | | | | | | Still Air | 27.2 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 22.7 | | | | | Air Flow 2 m/s | 21.8 | | | Thermal Resistance, Junction to Case | θ <sub>JC</sub> | | 14 | °C/W | | hermal Resistance, Junction to Board | $\theta_{JB}$ | | 11.3 | | | | ΨЈВ | Still Air | 9.5 | | | Thermal Resistance, Junction to Top Center | Ψлт | | 0.4 | | | Si5332 — 40 QFN | | | | | | | | Still Air | 23.1 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 17.5 | | | | | Air Flow 2 m/s | 16.5 | | | Thermal Resistance, Junction to Case | $\theta_{JC}$ | | 14.1 | °C/W | | | $\theta_{JB}$ | | 11.4 | | | Thermal Resistance, Junction to Board | ΨЈВ | Still Air | 3.4 | | | Thermal Resistance, Junction to Top Center | Ψлт | | 0.4 | | | Si5332 — 32 QFN | | | <u> </u> | | | | | Still Air | 28.4 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 24 | | | | | Air Flow 2 m/s | 23 | | | Thermal Resistance, Junction to Case | θ <sub>JC</sub> | | 18.5 | °C/W | | | $\theta_{JB}$ | | 15.1 | | | Thermal Resistance, Junction to Board | ΨЈВ | Still Air | 7 | | | Thermal Resistance, Junction to Top Center | ΨЈТ | | 0.5 | | Table 5.14. LGA Thermal Characteristics (Si5332E/F/G/H/L Only) | Parameter | Symbol | Test Condition <sup>1</sup> | Value | Units | |----------------------------------------------|-----------------|-----------------------------|-------|-------| | Si5332 — 48 LGA | | | | | | | | Still Air | 31.5 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 28.5 | | | | | Air Flow 2 m/s | 27.4 | | | Thermal Resistance, Junction to Case | θ <sub>JC</sub> | | 19.4 | °C/W | | The arrest Decision of the Reserve | $\theta_{JB}$ | | 20.2 | | | Thermal Resistance, Junction to Board | ΨЈВ | Still Air | 20.2 | | | Thermal Resistance, Junction to Top Center | ΨЈТ | | 0.4 | | | Si5332 — 40 LGA | | | | | | | | Still Air | 29.9 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 26.5 | | | | | Air Flow 2 m/s | 25.3 | | | Thermal Resistance, Junction to Case | θ <sub>JC</sub> | | 19.6 | °C/W | | The world Decistor on the street to December | $\theta_{JB}$ | | 18.9 | | | Thermal Resistance, Junction to Board | ΨЈВ | Still Air | 18.9 | | | Thermal Resistance, Junction to Top Center | ΨЈТ | | 0.4 | | | Si5332 — 32 LGA | 1 | | 1 | | | | | Still Air | 35.21 | | | Thermal Resistance, Junction to Ambient | $\theta_{JA}$ | Air Flow 1 m/s | 32.9 | | | | | Air Flow 2 m/s | 31.7 | | | Thermal Resistance, Junction to Case | θ <sub>JC</sub> | | 19.8 | °C/W | | | $\theta_{JB}$ | | 24.3 | | | Thermal Resistance, Junction to Board | ΨЈВ | Still Air | 24.3 | | | | ΨЈТ | | 0.5 | 1 | 1. Based on Si5332 CEVB, see Reference Manual for layout information. Table 5.15. Absolute Maximum Ratings 1,2,3 | Parameter | Symbol | Test Condition | Value | Units | |-------------------------------------------------|---------------------|----------------|-------------|--------| | Storage Temperature Range | T <sub>STG</sub> | | -55 to +150 | °C | | | $V_{DD}$ | | -0.5 to 3.8 | V | | | $V_{DDA}$ | | -0.5 to 3.8 | V | | DC Supply Voltage | VDD <sub>xtal</sub> | | -0.5 to 3.8 | V | | | $V_{DDO}$ | | -0.5 to 3.8 | V | | Input Voltage Range | VI | XIN/XOUT | -0.3 to 1.3 | V | | Latch-up Tolerance | LU | | JESD78 Com | pliant | | ESD Tolerance | НВМ | 100 pF, 1.5 kΩ | 2.0 | kV | | Junction Temperature | T <sub>JCT</sub> | | -55 to 125 | °C | | Soldering Temperature | T <sub>PEAK</sub> | | 260 | °C | | Soldering Temperature Time at T <sub>PEAK</sub> | T <sub>P</sub> | | 20 to 40 | sec | #### Notes: - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. For more packaging information, go to www.silabs.com/support/quality/pages/RoHSInformation.aspx. - 3. The device is compliant with JEDEC J-STD-020. ## 6. Pin Descriptions ### 6.1 Pin Descriptions (48-Pin) Figure 6.1. 48-QFN Table 6.1. Si5332 Pin Descriptions (48-Pin) | Pin Number | Pin Name | Pin Type | Function | |------------|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD_DIG | Р | Voltage supply for digital functions. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_XTAL. | | 2 | CLKIN_2 | I | These pins accept both differential and single-ended clock signals. Refer to | | 3 | CLKIN_2b | I | Section 3.4.2 Input Clocks for input termination options. These pins are high-impedance and must be terminated externally. If both the CLKIN_2 and CLKIN_2b inputs are un-used and powered down, then both inputs can be left floating. ClockBuilder Pro will power down an input that is set as "Unused". | | 4 | VDD_XTAL | Р | Voltage supply for crystal oscillator. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_DIG. | | 5 | XA/CLKIN1 | I or P | Si5332A/B/C/D: | | 6 | ХВ | l or P | These pins are used for an optional XTAL input when operating the device in asynchronous mode (i.e. free-run mode). Refer to Section 5. Electrical Specifications for recommended crystal specifications. | | | | | Si5332E/F/G/H/L (Embedded Crystal) | | | | | No Connect. Do not connect pins 5 or 6 to anything. | | 7 | CLKIN_3 | I | These pins accept both differential and single-ended clock signals. Refer to | | 8 | CLKIN_3b | I | Section 3.4.2 Input Clocks for input termination options. These pins are high-impedance and must be terminated externally. If both the CLKIN_3 and CLKIN_3b inputs are unused and powered down, then both inputs cal be left floating. ClockBuilder Pro will power down an input that is set as "U used". | | 9 | VDDA | Р | Core Supply Voltage. Connect to 1.8–3.3 V. | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Must be connected to same voltage as VDD_DIG and VDD_XTAL. | | 10 | INPUT1 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 11 | INPUT2 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 12 | INPUT3 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 13 | SCLK | 1 | Serial Clock Input | | | | | This pin functions as the serial clock input for I <sup>2</sup> C. | | | | | SCLK is a digital input internally referenced to VDD_DIG. SCLK must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | SDA | I/O | Serial Data Interface | | | | | This is the bidirectional data pin (SDA) for the I <sup>2</sup> C mode. | | | | | SDA is a digital open-drain bi-directional internally referenced to VDD_DIG. SDA must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | 15 | OUT0b | 0 | Output Clock | | 16 | ОПТ0 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 17 | VDD00 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT0 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 18 | OUT1b | 0 | Output Clock | | 19 | OUT1 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 20 | VDDO1 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT1 and OUT2 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 21 | OUT2b | 0 | Output Clock | | 22 | OUT2 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 23 | INPUT4 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 24 | VDDO2 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT3, OUT4, and OUT5 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | OUT3b | 0 | Output Clock | | 26 | OUT3 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 27 | OUT4b | 0 | Output Clock | | 28 | OUT4 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 29 | OUT5b | 0 | Output Clock | | 30 | OUT5 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 31 | OUT6b | 0 | Output Clock | | 32 | OUT6 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 33 | OUT7b | 0 | Output Clock | | 34 | OUT7 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 35 | OUT8b | 0 | Output Clock | | 36 | OUT8 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 37 | VDDO3 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT6, OUT7, and OUT8 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 38 | INPUT5 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 39 | VDDO4 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT9 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 40 | OUT9b | 0 | Output Clock | | 41 | OUT9 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 42 | INPUT6 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 43 | INPUT7 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 44 | VDDO5 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT10 and OUT11 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 45 | OUT10b | 0 | Output Clock | | 46 | OUT10 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 47 | OUT11b | 0 | Output Clock | | 48 | OUT11 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 49 | GND PAD | Р | Ground Pad This pad provides electrical and thermal connection to ground and must be | | | | | connected for proper operation. | ## 6.2 Pin Descriptions (40-Pin) Figure 6.2. 40-QFN Table 6.2. Si5332 Pin Descriptions (40-Pin) | Pin Number | Pin Name | Pin Type | Function | |------------|-----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD_DIG | Р | Voltage supply for digital functions. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_XTAL. | | 2 | CLKIN_2 | I | These pins accept both differential and single-ended clock signals. Refer to | | 3 | CLKIN_2b | I | Section 3.4.2 Input Clocks for input termination options. These pins are high-impedance and must be terminated externally. If both the CLKIN_2 and CLKIN_2b inputs are un-used and powered down, then both inputs can be left floating. ClockBuilder Pro will power down an input that is set as "Unused". | | 4 | VDD_XTAL | Р | Voltage supply for crystal oscillator. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_DIG. | | 5 | XA/CLKIN1 | I or P | Si5332A/B/C/D: | | 6 | ХВ | l or P | These pins are used for an optional XTAL input when operating the device in asynchronous mode (i.e. free-run mode). Refer to Section 5. Electrical Specifications for recommended crystal specifications. | | | | | Si5332E/F/G/H/L (Embedded Crystal) | | | | | No Connect. Do not connect pins 5 or 6 to anything. | | 7 | CLKIN_3 | I | These pins accept both differential and single-ended clock signals. Refer to | | 8 | CLKIN_3b | I | Section 3.4.2 Input Clocks for input termination options. These pins are high-impedance and must be terminated externally. If both the CLKIN_3 and CLKIN_3b inputs are un-used and powered down, then both inputs can be left floating. ClockBuilder Pro will power down an input that is set as "Unused". | | 9 | VDDA | Р | Core Supply Voltage. Connect to 1.8–3.3 V. | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Must be connected to same voltage as VDD_DIG and VDD_XTAL. | | 10 | INPUT1 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 11 | SCLK | I | Serial Clock Input | | | | | This pin functions as the serial clock input for I <sup>2</sup> C. | | | | | SCLK is a digital input internally referenced to VDD_DIG. SCLK must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | 12 | SDA | I/O | Serial Data Interface | | | | | This is the bidirectional data pin (SDA) for the I <sup>2</sup> C mode. | | | | | SDA is a digital open-drain bi-directional internally referenced to VDD_DIG. SDA must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | OUT0b | 0 | Output Clock | | 14 | OUT0 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 15 | VDD00 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT0 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 16 | OUT1b | 0 | Output Clock | | 17 | OUT1 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 18 | VDDO1 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT1 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 19 | INPUT2 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 20 | INPUT3 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 21 | OUT2b | 0 | Output Clock | | 22 | OUT2 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 23 | OUT3b | 0 | Output Clock | | 24 | OUT3 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 25 | VDDO2 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT2 and OUT3 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | OUT4b | 0 | Output Clock | | 27 | OUT4 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 28 | VDDO3 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT4 and OUT5 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 29 | OUT5b | 0 | Output Clock | | 30 | OUT5 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 31 | INPUT4 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 32 | INPUT5 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 33 | VDDO4 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT6 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. Leave VDDOx pins of unused output drivers unconnected. An alternate op- | | | | | tion is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 34 | OUT6b | 0 | Output Clock | | 35 | OUT6 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 36 | INPUT6 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 37 | INPUT7 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 38 | OUT7b | 0 | Output Clock | | 39 | OUT7 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 40 | VDDO5 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT7 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 41 | GND PAD | Р | Ground Pad | | | | | This pad provides electrical and thermal connection to ground and must be connected for proper operation. | ## 6.3 Pin Descriptions (32-Pin) Figure 6.3. 32-QFN Table 6.3. Si5332 Pin Descriptions (32-Pin) | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD_DIG | Р | Voltage supply for digital functions. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_XTAL. | | 2 | CLKIN_2 | I | These pins accept both differential and single-ended clock signals. Refer to | | 3 | CLKIN_2b | I | Section 3.4.2 Input Clocks for input termination options. These pins are high-impedance and must be terminated externally. If both the CLKIN_2 and CLKIN_2b inputs are un-used and powered down, then both inputs can be left floating. ClockBuilder Pro will power down an input that is set as "Unused". | | 4 | VDD_XTAL | Р | Voltage supply for crystal oscillator. Connect to 1.8–3.3 V. Part of internal core VDD voltage. Must be connected to same voltage as VDDA and VDD_DIG." | | Pin Number | Pin Name | Pin Type | Function | |------------|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | XA/CLKIN1 | I or P | Si5332A/B/C/D | | 6 | ХВ | I or P | These pins are used for an optional XTAL input when operating the device in asynchronous mode (i.e. free-run mode). Refer to Section 5. Electrical Specifications for recommended crystal specifications. | | | | | Si5332E/F/G/H/L (Embedded Crystal) | | | | | No Connect. Do not connect these pins 5 or 6 to anything. | | 7 | VDDA | Р | Core Supply Voltage. Connect to 1.8–3.3 V. | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Must be connected to same voltage as VDD_DIG and VDD_XTAL. | | 8 | INPUT1 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 9 | SCLK | I | Serial Clock Input | | | | | This pin functions as the serial clock input for I <sup>2</sup> C. | | | | | SCLK is a digital input internally referenced to VDD_DIG. SCLK must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | 10 | SDA | I/O | Serial Data Interface | | | | | This is the bidirectional data pin (SDA) for the I <sup>2</sup> C mode. | | | | | SDA is a digital open-drain bi-directional internally referenced to VDD_DIG. SDA must have an external pull-up resistor (I <sup>2</sup> C bus pull-up) to same voltage as VDD_DIG. | | 11 | OUT0b | 0 | Output Clock | | 12 | OUT0 | О | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 13 | VDD00 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT0 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 14 | OUT1b | 0 | Output Clock | | 15 | OUT1 | 0 | These output clocks support a programmable signal swing & common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 16 | VDDO1 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT1 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17 | INPUT2 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 18 | OUT2b | 0 | Output Clock | | 19 | OUT2 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 20 | VDDO2 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT2 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 21 | OUT3b | 0 | Output Clock | | 22 | OUT3 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 23 | VDDO3 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT3 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 24 | INPUT3 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 25 | VDDO4 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT4 | | | | | See the Si5332 Family Reference Manual for power supply filtering recommendations. | | | | | Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 26 | OUT4b | 0 | Output Clock | | 27 | OUT4 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 28 | INPUT4 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | 29 | INPUT5 | I | Universal HW Input pin. This hardware input pin is user definable through ClockBuilder Pro. Refer to Section 3.7 Universal Hardware Input Pins for a list of definitions that hardware input pins can be used for. | | Pin Number | Pin Name | Pin Type | Function | |------------|----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 30 | OUT5b | 0 | Output Clock | | 31 | OUT5 | 0 | These output clocks support a programmable signal swing and common mode voltage. Desired output signal format is configurable using register control. Termination recommendations are provided in 3.5.2 Differential Output Terminations and 3.5.3 LVCMOS Output Terminations. Unused outputs should be left unconnected. | | 32 | VDDO5 | Р | Supply Voltage (1.8–3.3 V, or 1.5 V for CMOS only) for OUT5 See the Si5332 Family Reference Manual for power supply filtering recommendations. Leave VDDOx pins of unused output drivers unconnected. An alternate option is to connect the VDDOx pin to a power supply and disable the output driver to minimize current consumption. | | 33 | GND PAD | Р | Ground Pad This pad provides electrical and thermal connection to ground and must be connected for proper operation. | # 7. Package Outline # 7.1 Si5332 6x6 mm 48-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) The figure below illustrates the package details for the Si5332A/B/C/D in 48-QFN. The table below lists the values for the dimensions shown in the illustration. Figure 7.1. 48-Pin Quad Flat No-Lead (QFN) **Table 7.1. Package Dimensions** | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.15 | 0.20 | 0.25 | | D | | 6.00 BSC | | | D2 | 3.5 | 3.6 | 3.7 | | е | 0.40 BSC | | | | E | 6.00 BSC | | | | E2 | 3.5 | 3.6 | 3.7 | | L | 0.30 | 0.40 | 0.50 | | aaa | 0.10 | | | | bbb | 0.10 | | | | ccc | 0.10 | | | | ddd | 0.05 | | | | eee | 0.08 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 7.2 Si5332 6x6 mm 40-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) The figure below illustrates the package details for the Si5332A/B/C/D in 40-QFN. The table below lists the values for the dimensions shown in the illustration. Figure 7.2. 40-Pin Quad Flat No-Lead (QFN) Table 7.2. Package Dimensions | Dimension | Min | Nom | Max | |-----------|----------|----------|------| | А | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | | 6.00 BSC | | | D2 | 4.35 | 4.50 | 4.65 | | е | 0.50 BSC | | | | E | 6.00 BSC | | | | E2 | 4.35 | 4.50 | 4.65 | | L | 0.30 | 0.40 | 0.50 | | aaa | | 0.10 | | | bbb | | 0.10 | | | ccc | | 0.08 | | | ddd | | 0.10 | | | eee | | 0.05 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020D specification for Small Body Components. ## 7.3 Si5332 5x5 mm 32-QFN Package Diagram, External Crystal Versions (Si5332A/B/C/D) The figure below illustrates the package details for the Si5332A/B/C/D 32-QFN option. The table below lists the values for the dimensions shown in the illustration. Figure 7.3. 32-Pin Quad Flat No-Lead (QFN) Table 7.3. Package Dimensions | Dimension | MIN | NOM | MAX | |-----------|----------|----------|------| | А | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | | 0.20 REF | | | b | 0.18 | 0.25 | 0.30 | | D/E | 4.90 | 5.00 | 5.10 | | D2/E2 | 3.40 | 3.50 | 3.60 | | е | 0.50 BSC | | | | L | 0.30 | 0.40 | 0.50 | | K | 0.20 | | | | R | 0.09 | | 0.14 | | aaa | 0.15 | | | | bbb | 0.10 | | | | ccc | 0.10 | | | | Dimension | MIN | NOM | MAX | |-----------|------|------|-----| | ddd | | 0.05 | | | eee | 0.08 | | | | fff | | 0.10 | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220, Variation VKKD-4. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 7.4 Si5332 6x6 mm 48-LGA Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H/L) The figure below illustrates the package details for the Si5332E/F/G/H/L in 48-LGA. The table below lists the values for the dimensions shown in the illustration. Figure 7.4. 48-Pin LGA **Table 7.4. Package Dimensions** | | Symbol | Dimensions | | | |------------------------------|--------|------------|----------|------| | | | Min | Тур | Max | | Total Thickness | А | 0.9 | 1 | 1.1 | | Substrate Thickness | A1 | | 0.26 REF | | | Mold Thickness | A2 | 0.7 REF | | | | Dody Size | D | 6 BSC | | | | Body Size | Е | | 6 BSC | | | Lead Width | W | 0.18 | 0.23 | 0.28 | | Lead Length | L | 0.3 | 0.35 | 0.4 | | Lead Pitch | е | 0.4 BSC | | | | Edua Dall Cantanta Cantan | D1 | 4.4 BSC | | | | Edge Ball Center to Center | E1 | 4.4 BSC | | | | | SD | 0.2 BSC | | | | De la Contrata Contrat Della | SE | 0.2 BSC | | | | Body Center to Contact Ball | SD1 | 0.695 BSC | | | | | SE1 | 0.695 BSC | | | | EP Width | W1 | 1.19 | 1.24 | 1.29 | | EP Length | L1 | 1.19 | 1.24 | 1.29 | | EP Pitch | e1 | 1.39 BSC | | | | EP Count | n1 | 4 | | | | Package Edge Tolerance | aaa | 0.1 | | | | Mold Flatness | bbb | 0.1 | | | | Coplanarity | ddd | 0.08 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 7.5 Si5332 6x6 mm 40-LGA Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H/L) The figure below illustrates the package details for the Si5332E/F/G/H/L in 40-LGA. The table below lists the values for the dimensions shown in the illustration. Figure 7.5. 40-Pin LGA **Table 7.5. Package Dimensions** | | Symbol | Dimensions | | | |-----------------------------|--------|------------|----------|------| | | | Min | Тур | Max | | Total Thickness | A | 0.9 | 1 | 1.1 | | Substrate Thickness | A1 | | 0.26 REF | | | Mold Thickness | A2 | 0.7 REF | | | | Body Size | D | | 6 BSC | | | | E | | 6 BSC | | | Lead Width | W | 0.18 | 0.23 | 0.28 | | Lead Length | L | 0.3 | 0.35 | 0.4 | | Lead Pitch | е | 0.5 BSC | | | | Edge Ball Center to Center | D1 | 4.5 BSC | | | | | E1 | 4.5 BSC | | | | Body Center to Contact Ball | SD | 0.25 BSC | | | | | SE | 0.25 BSC | | | | | SD1 | 0.695 BSC | | | | | SE1 | 0.695 BSC | | | | EP Width | W1 | 1.19 | 1.24 | 1.29 | | EP Length | L1 | 1.19 | 1.24 | 1.29 | | EP Pitch | e1 | 1.39 BSC | | | | EP Count | n1 | 4 | | | | Package Edge Tolerance | aaa | 0.1 | | | | Mold Flatness | bbb | 0.1 | | | | Coplanarity | ddd | 0.08 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ### 7.6 Si5332 5x5 mm 32-LGA Package Diagram, Embedded Crystal Versions (Si5332E/F/G/H/L) The figure below illustrates the package details for the Si5332E/F/G/H/L 32-LGA option. The table below lists the values for the dimensions shown in the illustration. Figure 7.6. 32-Pin LGA Table 7.6. Package Dimensions | Dimension | Min | Nom | Max | |-----------|----------------|----------|------| | A | 0.90 | 1.0 | 1.1 | | A1 | | 0.26 REF | | | A2 | | 0.70 REF | | | b | 0.2 | 0.25 | 0.30 | | D | | 5.00 BSC | | | D2 | | 2.1 REF | | | E | 5.00 BSC | | | | E2 | 2.1 REF | | | | е | 0.50 BSC | | | | L | 0.32 0.37 0.42 | | 0.42 | | L1 | 0.10 REF | | | | aaa | 0.10 | | | | bbb | 0.10 | | | | ccc | 0.08 | | | | ddd | 0.10 | | | | eee | 0.08 | | | - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 8. PCB Land Pattern ## 8.1 Si5332A/B/C/D 48-QFN Land Pattern Figure 8.1. 48-QFN Land Pattern **Table 8.1. PCB Land Pattern Dimensions** | Dimension | mm | |-----------|----------| | C1 | 5.90 | | C2 | 5.90 | | е | 0.40 BSC | | X1 | 0.20 | | Y1 | 0.85 | | X2 | 3.60 | | Y2 | 3.60 | ### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.2 Si5332A/B/C/D 40-QFN Land Pattern Figure 8.2. 40-QFN Land Pattern Table 8.2. PCB Land Pattern Dimensions | Dimension | mm | |-----------|----------| | C1 | 5.90 | | C2 | 5.90 | | е | 0.50 BSC | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 4.65 | | Y2 | 4.65 | #### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.3 Si5332A/B/C/D 32-QFN Land Pattern The figure below illustrates the PCB land pattern details for Si5332 in 32-QFN package. The table below lists the values for the dimensions shown in the illustration. Figure 8.3. 32-QFN Land Pattern Table 8.3. PCB Land Pattern Dimensions | Dimension | mm | |-----------|----------| | C1 | 4.90 | | C2 | 4.90 | | е | 0.50 BSC | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 3.60 | | Y2 | 3.60 | #### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. ### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.4 Si5332E/F/G/H/L 48-LGA Land Pattern Figure 8.4. 48-LGA Land Pattern Table 8.4. PCB Land Pattern Dimensions | Dimension | mm | |-----------|----------| | C1 | 5.52 | | C2 | 5.52 | | е | 0.40 BSC | | X1 | 0.20 | | Y1 | 0.50 | | X2 | 2.60 | | Y2 | 2.60 | #### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The package e-pad is partitioned as a 2x2 array. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.5 Si5332E/F/G/H/L 40-LGA Land Pattern Figure 8.5. 40-LGA Land Pattern **Table 8.5. PCB Land Pattern Dimensions** | Dimension | mm | |-----------|----------| | C1 | 5.52 | | C2 | 5.52 | | е | 0.50 BSC | | X1 | 0.30 | | Y1 | 0.50 | | X2 | 2.60 | | Y2 | 2.60 | #### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The package e-pad is partitioned as a 2x2 array. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 8.6 Si5332E/F/G/H/L 32-LGA Land Pattern The figure below illustrates the PCB land pattern details for Si5332 in 32-LGA package. The table below lists the values for the dimensions shown in the illustration. Figure 8.6. 32-LGA Land Pattern **Table 8.6. PCB Land Pattern Dimensions** | Dimension | mm | |-----------|----------| | C1 | 4.50 | | C2 | 4.50 | | е | 0.50 BSC | | X1 | 0.30 | | Y1 | 0.45 | | X2 | 2.20 | | Y2 | 2.20 | ### Notes: ### General - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. #### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size can be 1:1 for all perimeter pads. - 4. The stencil aperture to land pad size recommendation is 70% paste coverage. - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 9. Top Marking ### Standard Factory Default Configuration Custom, Factory Pre-Programmed Configurations Figure 9.1. Si5332 Top Marking **Table 9.1. Top Marking Explanation** | Line | Characters | Description | |------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Si5332g | Base part number and device grade g = Device Grade (A, B, C, D, E, F, G, H, L) | | 2 | R-GMp | R = Product revision (see Ordering Guide for current revision) - = Dash character GM = Package (QFN/LGA) and temperature range (-40 to +85C) p = Package Size • 1 = 6-output, 32-pin • 2 = 8-output, 40-pin • 3 = 12-output, 48-pin | | | Rxxxxx | R = Product revision (see ordering guide for current revision) xxxxx = Customer specific NVM sequence number. NVM code assigned for custom, factory pre-programmed devices using ClockBuilder Pro. See Ordering Guide for more information. | | 3 | ТТТТТТ | Manufacturing trace code. | | 4 | YYWW | Year (YY) and work week (WW) of package assembly | ## 10. Revision History #### **Revision 1.3** March, 2020 - · Updated 48-LGA and 40-LGA package outline drawings. - · Updated stencil design notes in PCB land pattern diagram sections for all QFN and LGA packages. - · Added L-grade ordering option. #### Revision 1.2 February, 2019 - · Modified some values in various Electrical Specifications tables. - · Removed reference to QFN and/or added LGA. - · Added LGA Thermal Characteristics table in the Electrical Specifications section. #### **Revision 1.1** August, 2018 - · Updated RMS phase jitter specifications in clock generator and buffer modes - · Added PCIe additive phase jitter specifications in buffer mode - · Separated LVDS Tr/Tf, common mode, and swing specifications into slow and fast mode - · Updated HCSL Tr/Tf max specification from 400 ps to 420 ps - · Increased max output frequency range to 333.33 MHz - Added package thermal characteristics table for E/F/G/H embedded crystal grade devices #### Revision 1.0 February, 2018 - Updated Si5332 5x5 mm 32-QFN package diagram for external crystal versions - · Updated Si5332 32-QFN land pattern - Updated jitter specifications for embedded crystal reference (Table 5.7 Differential Clock Output Specifications on page 26) ### Revision 0.7 September, 2017 · Initial release. www.silabs.com/timing www.silabs.com/quality community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice to the product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Without prior notification, Silicon Labs may update product firmware during the manufacturing process for security or reliability reasons. Such changes will not alter the specifications or the performance of the product. Silicon Labs shall have no liability for the consequences of use of the information supplied in this document. This document does not imply or expressly grant any license to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any FDA Class III devices, applications for which FDA premarket approval is required, or Life Support Systems without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Silicon Labs disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of a Silicon Labs #### Trademark Information Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, ClockBuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadio®, Gecko®, Gecko OS, Studio, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress®, Zentri, the Zentri logo and Zentri DMS, Z-Wave®, and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of the Wi-Fi Alliance. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA